AM64x MCU+ SDK  10.00.00
tisci_hosts.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2019-2024 Texas Instruments Incorporated
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions
6  * are met:
7  *
8  * Redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer.
10  *
11  * Redistributions in binary form must reproduce the above copyright
12  * notice, this list of conditions and the following disclaimer in the
13  * documentation and/or other materials provided with the
14  * distribution.
15  *
16  * Neither the name of Texas Instruments Incorporated nor the names of
17  * its contributors may be used to endorse or promote products derived
18  * from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  *
32  */
55 #ifndef TISCI_HOSTS_H
56 #define TISCI_HOSTS_H
57 
58 #ifdef __cplusplus
59 extern "C"
60 {
61 #endif
62 
63 
65 #define TISCI_HOST_ID_DMSC (0U)
66 
67 #define TISCI_HOST_ID_MAIN_0_R5_0 (35U)
68 
69 #define TISCI_HOST_ID_MAIN_0_R5_1 (36U)
70 
71 #define TISCI_HOST_ID_MAIN_0_R5_2 (37U)
72 
73 #define TISCI_HOST_ID_MAIN_0_R5_3 (38U)
74 
75 #define TISCI_HOST_ID_A53_0 (10U)
76 
77 #define TISCI_HOST_ID_A53_1 (11U)
78 
79 #define TISCI_HOST_ID_A53_2 (12U)
80 
81 #define TISCI_HOST_ID_A53_3 (13U)
82 
83 #define TISCI_HOST_ID_M4_0 (30U)
84 
85 #define TISCI_HOST_ID_MAIN_1_R5_0 (40U)
86 
87 #define TISCI_HOST_ID_MAIN_1_R5_1 (41U)
88 
89 #define TISCI_HOST_ID_MAIN_1_R5_2 (42U)
90 
91 #define TISCI_HOST_ID_MAIN_1_R5_3 (43U)
92 
93 #define TISCI_HOST_ID_A53_4 (14U)
94 
95 #define TISCI_HOST_ID_ICSSG_0 (50U)
96 
97 #define TISCI_HOST_ID_ICSSG_1 (51U)
98 
103 #define TISCI_HOST_ID_ALL (128U)
104 
106 #define TISCI_HOST_ID_CNT (17U)
107 
108 
109 #ifdef __cplusplus
110 }
111 #endif
112 
113 #endif /* TISCI_HOSTS_H */
114