AM273x MCU+ SDK  08.05.00
edma/v0/edma.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2022 Texas Instruments Incorporated
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions
6  * are met:
7  *
8  * Redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer.
10  *
11  * Redistributions in binary form must reproduce the above copyright
12  * notice, this list of conditions and the following disclaimer in the
13  * documentation and/or other materials provided with the
14  * distribution.
15  *
16  * Neither the name of Texas Instruments Incorporated nor the names of
17  * its contributors may be used to endorse or promote products derived
18  * from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  */
32 
61 #ifndef EDMA_V0_H_
62 #define EDMA_V0_H_
63 
64 #ifdef __cplusplus
65 extern "C" {
66 #endif
67 
68 /* ========================================================================== */
69 /* Include Files */
70 /* ========================================================================== */
71 
72 #include <drivers/hw_include/cslr_edma.h>
73 #include <drivers/hw_include/cslr_soc.h>
74 #include <drivers/hw_include/tistdtypes.h>
75 #include <kernel/dpl/SystemP.h>
76 #include <kernel/dpl/HwiP.h>
77 
78 /* ========================================================================== */
79 /* Macros */
80 /* ========================================================================== */
85 #define EDMACC_DMAQNUM_CLR(chNum) \
86  (~((uint32_t) 0x7U << (((chNum) % 8U) * 4U)))
87 
88 #define EDMACC_DMAQNUM_SET(chNum, queNum) \
89  (((uint32_t) 0x7U & (queNum)) << (((chNum) % 8U) * 4U))
90 
91 #define EDMACC_QDMAQNUM_CLR(chNum) \
92  (~((uint32_t) 0x7U << ((chNum) * 4U)))
93 
94 #define EDMACC_QDMAQNUM_SET(chNum, queNum) \
95  (((uint32_t) 0x7U & (queNum)) << ((chNum) * 4U))
96 
103 #define EDMACC_QCHMAP_PAENTRY_CLR ((uint32_t) (~((uint32_t)EDMA_TPCC_QCHMAPN_PAENTRY_MASK)))
104 
105 #define EDMACC_QCHMAP_PAENTRY_SET(paRAMId) \
106  (((EDMA_TPCC_QCHMAPN_PAENTRY_MASK >> EDMA_TPCC_QCHMAPN_PAENTRY_SHIFT) \
107  & (paRAMId)) << EDMA_TPCC_QCHMAPN_PAENTRY_SHIFT) \
108 
109 #define EDMACC_QCHMAP_TRWORD_CLR ((uint32_t) (~((uint32_t)EDMA_TPCC_QCHMAPN_TRWORD_MASK)))
110 
111 #define EDMACC_QCHMAP_TRWORD_SET(paRAMId) \
112  (((EDMA_TPCC_QCHMAPN_TRWORD_MASK >> EDMA_TPCC_QCHMAPN_TRWORD_SHIFT) & \
113  (paRAMId)) << EDMA_TPCC_QCHMAPN_TRWORD_SHIFT)
114 
121 #define EDMA_PARAM_BIDX(val) (val & 0xFFFF)
122 
123 #define EDMA_PARAM_BIDX_EXT(val) ((val & 0xFF0000) >> 16)
124 
131 #define EDMA_TRIG_MODE_MANUAL ((uint32_t) 0U)
132 
133 #define EDMA_TRIG_MODE_QDMA ((uint32_t) 1U)
134 
135 #define EDMA_TRIG_MODE_EVENT ((uint32_t) 2U)
136 
145 #define EDMA_CHANNEL_TYPE_DMA ((uint32_t) 0U)
146 
147 #define EDMA_CHANNEL_TYPE_QDMA ((uint32_t) 1U)
148 
157 #define EDMA_XFER_COMPLETE ((uint32_t) 0U)
158 
159 #define EDMA_CC_DMA_EVT_MISS ((uint32_t) 1U)
160 
161 #define EDMA_CC_QDMA_EVT_MISS ((uint32_t) 2U)
162 
173 #define EDMA_SYNC_A ((uint32_t) 0U)
174 
175 #define EDMA_SYNC_AB ((uint32_t) 1U)
176 
186 #define EDMA_ADDRESSING_MODE_LINEAR ((uint32_t) 0U)
187 
188 #define EDMA_ADDRESSING_MODE_FIFO_WRAP ((uint32_t) 1U)
189 
199 #define EDMA_FIFO_WIDTH_8BIT ((uint32_t) EDMA_TPCC_OPT_FWID_FIFOWIDTH8BIT)
200 
201 #define EDMA_FIFO_WIDTH_16BIT ((uint32_t) EDMA_TPCC_OPT_FWID_FIFOWIDTH16BIT)
202 
203 #define EDMA_FIFO_WIDTH_32BIT ((uint32_t) EDMA_TPCC_OPT_FWID_FIFOWIDTH32BIT)
204 
205 #define EDMA_FIFO_WIDTH_64BIT ((uint32_t) EDMA_TPCC_OPT_FWID_FIFOWIDTH64BIT)
206 
207 #define EDMA_FIFO_WIDTH_128BIT ((uint32_t) EDMA_TPCC_OPT_FWID_FIFOWIDTH128BIT)
208 
209 #define EDMA_FIFO_WIDTH_256BIT ((uint32_t) DMA_TPCC_OPT_FWID_FIFOWIDTH256BIT)
210 
219 #define EDMACC_CLR_TCCERR ((uint32_t) EDMA_TPCC_CCERRCLR_TCERR_MASK)
220 
221 #define EDMACC_CLR_QTHRQ0 ((uint32_t) EDMA_TPCC_CCERRCLR_QTHRXCD0_MASK)
222 
223 #define EDMACC_CLR_QTHRQ1 ((uint32_t) EDMA_TPCC_CCERRCLR_QTHRXCD1_MASK)
224 
232 #define EDMA_OPT_TCCHEN_MASK ((uint32_t) EDMA_TPCC_OPT_TCCHEN_MASK)
233 
234 #define EDMA_OPT_ITCCHEN_MASK ((uint32_t) EDMA_TPCC_OPT_ITCCHEN_MASK)
235 
236 #define EDMA_OPT_TCINTEN_MASK ((uint32_t) EDMA_TPCC_OPT_TCINTEN_MASK)
237 
238 #define EDMA_OPT_ITCINTEN_MASK ((uint32_t) EDMA_TPCC_OPT_ITCINTEN_MASK)
239 
240 #define EDMA_OPT_TCC_MASK ((uint32_t) EDMA_TPCC_OPT_TCC_MASK)
241 
242 #define EDMA_OPT_TCC_SHIFT ((uint32_t) EDMA_TPCC_OPT_TCC_SHIFT)
243 
244 #define EDMA_OPT_SYNCDIM_MASK ((uint32_t) EDMA_TPCC_OPT_SYNCDIM_MASK)
245 
246 #define EDMA_OPT_SYNCDIM_SHIFT ((uint32_t) EDMA_TPCC_OPT_SYNCDIM_SHIFT)
247 
248 #define EDMA_OPT_STATIC_MASK ((uint32_t) EDMA_TPCC_OPT_STATIC_MASK)
249 
250 #define EDMA_OPT_STATIC_SHIFT ((uint32_t) EDMA_TPCC_OPT_STATIC_SHIFT)
251 
252 #define EDMACC_OPT_TCC_CLR ((uint32_t) (~EDMA_TPCC_OPT_TCC_MASK))
253 
254 #define EDMACC_OPT_TCC_SET(tcc) \
255  (((EDMA_TPCC_OPT_TCC_MASK >> EDMA_TPCC_OPT_TCC_SHIFT) & (tcc)) << \
256  EDMA_TPCC_OPT_TCC_SHIFT)
257 
265 #define EDMACC_PARAM_ENTRY_OPT ((uint32_t) 0x0U)
266 
267 #define EDMACC_PARAM_ENTRY_SRC ((uint32_t) 0x1U)
268 
269 #define EDMACC_PARAM_ENTRY_ACNT_BCNT ((uint32_t) 0x2U)
270 
271 #define EDMACC_PARAM_ENTRY_DST ((uint32_t) 0x3U)
272 
273 #define EDMACC_PARAM_ENTRY_SRC_DST_BIDX ((uint32_t) 0x4U)
274 
275 #define EDMACC_PARAM_ENTRY_LINK_BCNTRLD ((uint32_t) 0x5U)
276 
277 #define EDMACC_PARAM_ENTRY_SRC_DST_CIDX ((uint32_t) 0x6U)
278 
279 #define EDMACC_PARAM_ENTRY_CCNT ((uint32_t) 0x7U)
280 
281 #define EDMACC_PARAM_FIELD_OFFSET ((uint32_t) 0x4U)
282 
283 #define EDMACC_PARAM_ENTRY_FIELDS ((uint32_t) 0x8U)
284 
288 #define EDMA_NUM_TCC ((uint32_t) SOC_EDMA_NUM_DMACH)
289 
298 #define EDMA_RESOURCE_TYPE_DMA ((uint32_t) 0U)
299 
300 #define EDMA_RESOURCE_TYPE_QDMA ((uint32_t) 1U)
301 
302 #define EDMA_RESOURCE_TYPE_TCC ((uint32_t) 2U)
303 
304 #define EDMA_RESOURCE_TYPE_PARAM ((uint32_t) 3U)
305 
306 #define EDMA_RESOURCE_ALLOC_ANY ((uint32_t) 0xFFFFU)
307 
310 #define EDMA_SET_ALL_BITS ((uint32_t) 0xFFFFFFFFU)
311 
312 #define EDMA_CLR_ALL_BITS ((uint32_t) 0x00000000U)
313 
314 #define EDMACC_COMPL_HANDLER_RETRY_COUNT ((uint32_t) 10U)
315 
316 #define EDMACC_ERR_HANDLER_RETRY_COUNT ((uint32_t) 10U)
317 
319 /* ========================================================================== */
320 /* Structures */
321 /* ========================================================================== */
327 typedef struct {
328  /* \brief OPT field of PaRAM Set */
329  uint32_t opt;
334  uint32_t srcAddr;
335  /* \brief Number of bytes in each Array (ACNT) */
336  uint16_t aCnt;
337  /* \brief Number of Arrays in each Frame (BCNT) */
338  uint16_t bCnt;
344  uint32_t destAddr;
350  int16_t srcBIdx;
356  int16_t destBIdx;
362  uint16_t linkAddr;
367  uint16_t bCntReload;
368  /* \brief Index between consecutive frames of a Source Block (SRCCIDX) */
369  int16_t srcCIdx;
370  /* \brief Index between consecutive frames of a Dest Block (DSTCIDX) */
371  int16_t destCIdx;
372  /* \brief Number of Frames in a block (CCNT) */
373  uint16_t cCnt;
374  /* \brief Stores higher 8 Bits of SRCBIDX */
375  int8_t srcBIdxExt;
376  /* \brief Stores higher 8 Bits of DSTBIDX */
377  int8_t destBIdxExt;
378 
379 } __attribute__((packed))
380 EDMACCPaRAMEntry;
381 
386 typedef struct
387 {
392  uint32_t dmaCh[SOC_EDMA_NUM_DMACH/32U];
393  /* \brief QDMA channels allocated. Each channel will be defined with 1 bit. */
394  uint32_t qdmaCh;
399  uint32_t tcc[EDMA_NUM_TCC/32U];
404  uint32_t paramSet[SOC_EDMA_NUM_PARAMSETS/32U];
406 
411 typedef struct {
412  /* \brief EDMA region to be used */
413  uint32_t regionId;
414  /* \brief EDMA Event queue to be used for all channels */
415  uint32_t queNum;
416  /* \brief Parameter to reset the PaRAM memory of the owned PaRAMs */
417  uint32_t initParamSet;
418  /* \brief owned resource configuration */
419  EDMA_ResourceObject ownResource;
420  /* \brief Dma channels reserved for Event triggered transfers */
421  uint32_t reservedDmaCh[SOC_EDMA_NUM_DMACH/32U];
423 
427 typedef struct
428 {
429  uint32_t intrEnable;
431 } EDMA_Params;
432 
436 typedef struct Edma_IntrObject_t *Edma_IntrHandle;
437 
441 typedef void (*Edma_EventCallback)(Edma_IntrHandle intrHandle,
442  void *appData);
443 
451 typedef struct Edma_IntrObject_t
452 {
453  /* \brief TCC number for which the callback to be reistered. */
454  uint32_t tccNum;
455  /* \brief Application data pointer passed to callback function. */
456  void *appData;
457  /* \brief Callback function pointer. */
458  Edma_EventCallback cbFxn;
463  Edma_IntrHandle nextIntr;
468  Edma_IntrHandle prevIntr;
470 
472 typedef void *EDMA_Handle;
473 
477 typedef struct
478 {
479  /*
480  * User parameters
481  */
482  EDMA_Handle handle;
484  EDMA_Params openPrms;
486  uint32_t isOpen;
488  EDMA_ResourceObject allocResource;
490  void *hwiHandle;
492  HwiP_Object hwiObj;
494  Edma_IntrHandle firstIntr;
495 } EDMA_Object;
496 
498 typedef struct
499 {
500  /*
501  * SOC configuration
502  */
503  uint32_t baseAddr;
505  EDMA_InitParams initPrms;
507  uint32_t compIntrNumber;
509  uint32_t intrAggEnableAddr;
511  uint32_t intrAggEnableMask;
513  uint32_t intrAggStatusAddr;
515  uint32_t intrAggClearMask;
518 
522 typedef struct
523 {
524  EDMA_Attrs *attrs;
526  EDMA_Object *object;
529 
531 extern EDMA_Config gEdmaConfig[];
533 extern uint32_t gEdmaConfigNum;
536 
537 /* ========================================================================== */
538 /* Function Declarations */
539 /* ========================================================================== */
540 
550 void EDMA_initParamsInit(EDMA_InitParams *initParam);
551 
558 void EDMA_ccPaRAMEntry_init(EDMACCPaRAMEntry *paramEntry);
559 
584 void EDMA_enableChInShadowRegRegion(uint32_t baseAddr,
585  uint32_t regionId,
586  uint32_t chType,
587  uint32_t chNum);
588 
613 void EDMA_disableChInShadowRegRegion(uint32_t baseAddr,
614  uint32_t regionId,
615  uint32_t chType,
616  uint32_t chNum);
617 
631 void EDMA_channelToParamMap(uint32_t baseAddr,
632  uint32_t channel,
633  uint32_t paramSet);
634 
659 void EDMA_mapChToEvtQ(uint32_t baseAddr,
660  uint32_t chType,
661  uint32_t chNum,
662  uint32_t evtQNum);
663 
684 void EDMA_unmapChToEvtQ(uint32_t baseAddr,
685  uint32_t chType,
686  uint32_t chNum);
687 
710 void EDMA_mapQdmaChToPaRAM(uint32_t baseAddr,
711  uint32_t chNum,
712  const uint32_t *paRAMId);
713 
731 uint32_t EDMA_getMappedPaRAM(uint32_t baseAddr,
732  uint32_t chNum,
733  uint32_t chType,
734  uint32_t *paramId);
753 void EDMA_setQdmaTrigWord(uint32_t baseAddr,
754  uint32_t chNum,
755  uint32_t trigWord);
756 
768 void EDMA_clrMissEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum);
769 
783 void EDMA_qdmaClrMissEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum);
784 
800 void EDMA_clrCCErr(uint32_t baseAddr, uint32_t flags);
801 
815 void EDMA_setEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum);
816 
830 void EDMA_clrEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum);
831 
846 void EDMA_enableDmaEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum);
847 
863 void EDMA_disableDmaEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum);
864 
879 void EDMA_enableQdmaEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum);
880 
895 void EDMA_disableQdmaEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum);
896 
909 uint32_t EDMA_getIntrStatusRegion(uint32_t baseAddr, uint32_t regionId);
910 
926 void EDMA_enableEvtIntrRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum);
927 
943 void EDMA_disableEvtIntrRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum);
944 
957 void EDMA_clrIntrRegion(uint32_t baseAddr, uint32_t regionId, uint32_t value);
958 
971 uint32_t EDMA_getEnabledIntrRegion(uint32_t baseAddr, uint32_t regionId);
972 
985 uint32_t EDMA_getEnabledIntrHighRegion(uint32_t baseAddr, uint32_t regionId);
986 
1000 void EDMA_getPaRAM(uint32_t baseAddr,
1001  uint32_t paRAMId,
1002  EDMACCPaRAMEntry *currPaRAM);
1003 
1017 void EDMA_qdmaGetPaRAM(uint32_t baseAddr,
1018  uint32_t paRAMId,
1019  EDMACCPaRAMEntry *currPaRAM);
1020 
1040 void EDMA_setPaRAM(uint32_t baseAddr,
1041  uint32_t paRAMId,
1042  const EDMACCPaRAMEntry *newPaRAM);
1043 
1064 void EDMA_qdmaSetPaRAM(uint32_t baseAddr,
1065  uint32_t paRAMId,
1066  const EDMACCPaRAMEntry *newPaRAM);
1067 
1096 void EDMA_qdmaSetPaRAMEntry(uint32_t baseAddr,
1097  uint32_t paRAMId,
1098  uint32_t paRAMEntry,
1099  uint32_t newPaRAMEntryVal);
1100 
1133 uint32_t EDMA_qdmaGetPaRAMEntry(uint32_t baseAddr,
1134  uint32_t paRAMId,
1135  uint32_t paRAMEntry);
1136 
1163 void EDMA_dmaSetPaRAMEntry(uint32_t baseAddr,
1164  uint32_t paRAMId,
1165  uint32_t paRAMEntry,
1166  uint32_t newPaRAMEntryVal);
1167 
1200 uint32_t EDMA_dmaGetPaRAMEntry(uint32_t baseAddr,
1201  uint32_t paRAMId,
1202  uint32_t paRAMEntry);
1203 
1255 uint32_t EDMA_configureChannelRegion(uint32_t baseAddr,
1256  uint32_t regionId,
1257  uint32_t chType,
1258  uint32_t chNum,
1259  uint32_t tccNum,
1260  uint32_t paramId,
1261  uint32_t evtQNum);
1262 
1308 uint32_t EDMA_freeChannelRegion(uint32_t baseAddr,
1309  uint32_t regionId,
1310  uint32_t chType,
1311  uint32_t chNum,
1312  uint32_t trigMode,
1313  uint32_t tccNum,
1314  uint32_t evtQNum);
1315 
1356 uint32_t EDMA_enableTransferRegion(uint32_t baseAddr,
1357  uint32_t regionId,
1358  uint32_t chNum,
1359  uint32_t trigMode);
1360 
1393 uint32_t EDMA_disableTransferRegion(uint32_t baseAddr,
1394  uint32_t regionId,
1395  uint32_t chNum,
1396  uint32_t trigMode);
1397 
1419 void EDMA_clearErrorBitsRegion(uint32_t baseAddr,
1420  uint32_t regionId,
1421  uint32_t chNum,
1422  uint32_t evtQNum);
1423 
1432 uint32_t EDMA_getCCErrStatus(uint32_t baseAddr);
1433 
1443 uint32_t EDMA_getErrIntrStatus(uint32_t baseAddr);
1444 
1453 uint32_t EDMA_qdmaGetErrIntrStatus(uint32_t baseAddr);
1454 
1462 uint32_t EDMA_peripheralIdGet(uint32_t baseAddr);
1463 
1475 uint32_t EDMA_intrStatusHighGetRegion(uint32_t baseAddr, uint32_t regionId);
1476 
1490 uint32_t EDMA_readIntrStatusRegion(uint32_t baseAddr, uint32_t regionId, uint32_t tccNum);
1491 
1501 uint32_t EDMA_getEventStatus(uint32_t baseAddr);
1502 
1503 
1513 uint32_t EDMA_getEventStatusHigh(uint32_t baseAddr);
1514 
1526 uint32_t EDMA_readEventStatusRegion(uint32_t baseAddr, uint32_t chNum);
1527 
1537 uint32_t EDMA_errIntrHighStatusGet(uint32_t baseAddr);
1538 
1577 void EDMA_chainChannel(uint32_t baseAddr,
1578  uint32_t paRAMId1,
1579  uint32_t chId2,
1580  uint32_t chainOptions);
1581 
1615 void EDMA_linkChannel(uint32_t baseAddr, uint32_t paRAMId1, uint32_t paRAMId2);
1616 
1621 void EDMA_init(void);
1622 
1627 void EDMA_deinit(void);
1628 
1639 EDMA_Handle EDMA_open(uint32_t index, const EDMA_Params *prms);
1653 EDMA_Handle EDMA_getHandle(uint32_t index);
1654 
1664 void EDMA_close(EDMA_Handle handle);
1665 
1675 uint32_t EDMA_isInterruptEnabled(EDMA_Handle handle);
1676 
1692 int32_t EDMA_registerIntr(EDMA_Handle handle, Edma_IntrObject *intrObj);
1693 
1709 int32_t EDMA_unregisterIntr(EDMA_Handle handle, Edma_IntrObject *intrObj);
1710 
1723 uint32_t EDMA_getBaseAddr(EDMA_Handle handle);
1724 
1738 uint32_t EDMA_getRegionId(EDMA_Handle handle);
1739 
1754 int32_t EDMA_allocDmaChannel(EDMA_Handle handle, uint32_t *dmaCh);
1755 
1770 int32_t EDMA_allocQdmaChannel(EDMA_Handle handle, uint32_t *qdmaCh);
1771 
1786 int32_t EDMA_allocTcc(EDMA_Handle handle, uint32_t *tcc);
1787 
1802 int32_t EDMA_allocParam(EDMA_Handle handle, uint32_t *param);
1803 
1817 int32_t EDMA_freeDmaChannel(EDMA_Handle handle, uint32_t *dmaCh);
1818 
1832 int32_t EDMA_freeQdmaChannel(EDMA_Handle handle, uint32_t *qdmaCh);
1833 
1847 int32_t EDMA_freeTcc(EDMA_Handle handle, uint32_t *tcc);
1848 
1862 int32_t EDMA_freeParam(EDMA_Handle handle, uint32_t *param);
1863 
1864 #ifdef __cplusplus
1865 }
1866 #endif
1867 
1868 #endif /* #ifndef EDMA_V0_H_ */
1869 
EDMA_registerIntr
int32_t EDMA_registerIntr(EDMA_Handle handle, Edma_IntrObject *intrObj)
Function to register callback function for a TCC.
EDMA_Config
EDMA Instance Configuration. Pointer to this object is returned as handle by driver open.
Definition: edma/v0/edma.h:542
EDMA_enableEvtIntrRegion
void EDMA_enableEvtIntrRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum)
Enables the user to enable the transfer completion interrupt generation by the EDMACC for all DMA/QDM...
EDMA_peripheralIdGet
uint32_t EDMA_peripheralIdGet(uint32_t baseAddr)
This API return the revision Id of the peripheral.
EDMA_readIntrStatusRegion
uint32_t EDMA_readIntrStatusRegion(uint32_t baseAddr, uint32_t regionId, uint32_t tccNum)
This function reads interrupt status.
EDMA_disableTransferRegion
uint32_t EDMA_disableTransferRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum, uint32_t trigMode)
Disable DMA transfer on the specified channel.
EDMA_ResourceObject
EDMA resource allocation structure.
Definition: edma/v0/edma.h:406
EDMA_errIntrHighStatusGet
uint32_t EDMA_errIntrHighStatusGet(uint32_t baseAddr)
This returns error interrupt status for those events whose event number is greater than 32.
SOC_EDMA_NUM_DMACH
#define SOC_EDMA_NUM_DMACH
Number of DMA Channels.
Definition: cslr_soc_defines.h:106
EDMA_mapChToEvtQ
void EDMA_mapChToEvtQ(uint32_t baseAddr, uint32_t chType, uint32_t chNum, uint32_t evtQNum)
Map channel to Event Queue.
EDMA_setEvtRegion
void EDMA_setEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum)
Enables the user to Set an event. This API helps user to manually set events to initiate DMA transfer...
EDMA_freeTcc
int32_t EDMA_freeTcc(EDMA_Handle handle, uint32_t *tcc)
Function to free the tcc Channel.
EDMA_intrStatusHighGetRegion
uint32_t EDMA_intrStatusHighGetRegion(uint32_t baseAddr, uint32_t regionId)
This function returns interrupt status of those events which are greater than 32.
EDMA_disableDmaEvtRegion
void EDMA_disableDmaEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum)
Enables the user to Disable an DMA event.
EDMA_getPaRAM
void EDMA_getPaRAM(uint32_t baseAddr, uint32_t paRAMId, EDMACCPaRAMEntry *currPaRAM)
Retrieve existing PaRAM set associated with specified logical channel (DMA/Link).
EDMA_init
void EDMA_init(void)
This function initializes the EDMA driver object and controller.
Edma_IntrObject
EDMA interrupt configuration object. The object is passed to the EDMA_registerIntr() function....
Definition: edma/v0/edma.h:471
SystemP.h
EDMA_Object
EDMA driver object.
Definition: edma/v0/edma.h:497
EDMA_enableTransferRegion
uint32_t EDMA_enableTransferRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum, uint32_t trigMode)
Start EDMA transfer on the specified channel.
EDMA_unregisterIntr
int32_t EDMA_unregisterIntr(EDMA_Handle handle, Edma_IntrObject *intrObj)
Function to unregister callback function for a TCC.
__attribute__
union HsmVer_t_ __attribute__((packed)) HsmVer_t
type for reading HSMRt version.
EDMA_getEnabledIntrHighRegion
uint32_t EDMA_getEnabledIntrHighRegion(uint32_t baseAddr, uint32_t regionId)
This function returns interrupt enable status of events which are more than 32.
EDMA_getMappedPaRAM
uint32_t EDMA_getMappedPaRAM(uint32_t baseAddr, uint32_t chNum, uint32_t chType, uint32_t *paramId)
Returns the PaRAM associated with the DMA/QDMA channel.
EDMA_getRegionId
uint32_t EDMA_getRegionId(EDMA_Handle handle)
Function to get the edma region.
EDMA_enableChInShadowRegRegion
void EDMA_enableChInShadowRegRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chType, uint32_t chNum)
Enable channel to Shadow region mapping.
EDMA_linkChannel
void EDMA_linkChannel(uint32_t baseAddr, uint32_t paRAMId1, uint32_t paRAMId2)
Link two channels.
EDMA_freeDmaChannel
int32_t EDMA_freeDmaChannel(EDMA_Handle handle, uint32_t *dmaCh)
Function to free the Dma Channel.
Edma_EventCallback
void(* Edma_EventCallback)(Edma_IntrHandle intrHandle, void *appData)
EDMA interrupt callback function prototype.
Definition: edma/v0/edma.h:460
EDMA_clrIntrRegion
void EDMA_clrIntrRegion(uint32_t baseAddr, uint32_t regionId, uint32_t value)
Enables the user to Clear an Interrupt.
EDMA_clrEvtRegion
void EDMA_clrEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum)
Enables the user to Clear an event.
EDMA_getBaseAddr
uint32_t EDMA_getBaseAddr(EDMA_Handle handle)
Function to get the edma base address.
EDMA_getCCErrStatus
uint32_t EDMA_getCCErrStatus(uint32_t baseAddr)
This returns EDMA CC error status.
SOC_EDMA_NUM_PARAMSETS
#define SOC_EDMA_NUM_PARAMSETS
Number of PaRAM Sets available.
Definition: cslr_soc_defines.h:110
EDMA_clearErrorBitsRegion
void EDMA_clearErrorBitsRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum, uint32_t evtQNum)
Clears Event Register and Error Register for a specific DMA channel and brings back EDMA to its initi...
EDMA_allocDmaChannel
int32_t EDMA_allocDmaChannel(EDMA_Handle handle, uint32_t *dmaCh)
Function to allocate the Dma Channel.
EDMA_close
void EDMA_close(EDMA_Handle handle)
Function to close a EDMA peripheral specified by the EDMA handle.
EDMA_dmaSetPaRAMEntry
void EDMA_dmaSetPaRAMEntry(uint32_t baseAddr, uint32_t paRAMId, uint32_t paRAMEntry, uint32_t newPaRAMEntryVal)
Set a particular PaRAM set entry of the specified PaRAM set.
EDMA_qdmaSetPaRAM
void EDMA_qdmaSetPaRAM(uint32_t baseAddr, uint32_t paRAMId, const EDMACCPaRAMEntry *newPaRAM)
Copy the user specified PaRAM Set onto the PaRAM Set associated with the logical channel (QDMA only).
EDMA_Attrs
EDMA instance attributes - used during init time.
Definition: edma/v0/edma.h:518
EDMA_clrMissEvtRegion
void EDMA_clrMissEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum)
Enables the user to Clear any missed event.
flags
uint8_t flags
Definition: hsmclient_msg.h:2
HwiP.h
EDMA_clrCCErr
void EDMA_clrCCErr(uint32_t baseAddr, uint32_t flags)
Enables the user to Clear any Channel controller Errors.
EDMA_enableDmaEvtRegion
void EDMA_enableDmaEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum)
Enables the user to enable an DMA event.
gEdmaConfigNum
uint32_t gEdmaConfigNum
Externally defined driver configuration array size.
EDMA_getIntrStatusRegion
uint32_t EDMA_getIntrStatusRegion(uint32_t baseAddr, uint32_t regionId)
This function returns interrupts status of those events which is less than 32.
EDMA_allocQdmaChannel
int32_t EDMA_allocQdmaChannel(EDMA_Handle handle, uint32_t *qdmaCh)
Function to allocate the Dma Channel.
EDMA_channelToParamMap
void EDMA_channelToParamMap(uint32_t baseAddr, uint32_t channel, uint32_t paramSet)
This function maps DMA channel to any of the PaRAM sets in the PaRAM memory map.
EDMA_freeChannelRegion
uint32_t EDMA_freeChannelRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chType, uint32_t chNum, uint32_t trigMode, uint32_t tccNum, uint32_t evtQNum)
Free the specified channel (DMA/QDMA/Link) and its associated resources (PaRAM Set,...
EDMA_enableQdmaEvtRegion
void EDMA_enableQdmaEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum)
Enables the user to enable an QDMA event.
EDMA_initParamsInit
void EDMA_initParamsInit(EDMA_InitParams *initParam)
Structure initialization function for EDMA_InitParams.
EDMA_InitParams
EDMA initialization structure used for EDMAInitialize.
Definition: edma/v0/edma.h:430
EDMA_setQdmaTrigWord
void EDMA_setQdmaTrigWord(uint32_t baseAddr, uint32_t chNum, uint32_t trigWord)
Assign a Trigger Word to the specified QDMA channel.
Edma_IntrHandle
struct Edma_IntrObject_t * Edma_IntrHandle
EDMA interrupt handle returned from EDMA_registerIntr() function.
Definition: edma/v0/edma.h:455
EDMA_NUM_TCC
#define EDMA_NUM_TCC
Definition: edma/v0/edma.h:307
EDMA_unmapChToEvtQ
void EDMA_unmapChToEvtQ(uint32_t baseAddr, uint32_t chType, uint32_t chNum)
Remove Mapping of channel to Event Queue.
EDMA_qdmaGetErrIntrStatus
uint32_t EDMA_qdmaGetErrIntrStatus(uint32_t baseAddr)
This returns QDMA error interrupt status.
HwiP_Object
Opaque Hwi object used with the Hwi APIs.
Definition: HwiP.h:91
EDMA_freeParam
int32_t EDMA_freeParam(EDMA_Handle handle, uint32_t *param)
Function to free the Param.
EDMA_open
EDMA_Handle EDMA_open(uint32_t index, const EDMA_Params *prms)
This function opens a given EDMA instance.
EDMA_chainChannel
void EDMA_chainChannel(uint32_t baseAddr, uint32_t paRAMId1, uint32_t chId2, uint32_t chainOptions)
Chain the two specified channels.
EDMA_qdmaGetPaRAM
void EDMA_qdmaGetPaRAM(uint32_t baseAddr, uint32_t paRAMId, EDMACCPaRAMEntry *currPaRAM)
Retrieve existing PaRAM set associated with specified logical channel (QDMA).
EDMA_getErrIntrStatus
uint32_t EDMA_getErrIntrStatus(uint32_t baseAddr)
This returns error interrupt status for those events whose event number is less than 32.
EDMA_Handle
void * EDMA_Handle
A handle that is returned from a EDMA_open() call.
Definition: edma/v0/edma.h:491
EDMA_qdmaClrMissEvtRegion
void EDMA_qdmaClrMissEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum)
Enables the user to Clear any QDMA missed event.
EDMA_configureChannelRegion
uint32_t EDMA_configureChannelRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chType, uint32_t chNum, uint32_t tccNum, uint32_t paramId, uint32_t evtQNum)
Request a DMA/QDMA/Link channel.
EDMA_allocParam
int32_t EDMA_allocParam(EDMA_Handle handle, uint32_t *param)
Function to allocate the TCC.
EDMA_deinit
void EDMA_deinit(void)
This function Deinitializes the EDMA driver object and controller.
EDMA_getHandle
EDMA_Handle EDMA_getHandle(uint32_t index)
This function returns the handle of an open EDMA Instance from the instance index.
EDMA_dmaGetPaRAMEntry
uint32_t EDMA_dmaGetPaRAMEntry(uint32_t baseAddr, uint32_t paRAMId, uint32_t paRAMEntry)
Get a particular PaRAM entry of the specified PaRAM set.
EDMA_freeQdmaChannel
int32_t EDMA_freeQdmaChannel(EDMA_Handle handle, uint32_t *qdmaCh)
Function to free the Qdma Channel.
EDMA_getEnabledIntrRegion
uint32_t EDMA_getEnabledIntrRegion(uint32_t baseAddr, uint32_t regionId)
This function returns interrupt enable status of events which are less than 32.
EDMA_readEventStatusRegion
uint32_t EDMA_readEventStatusRegion(uint32_t baseAddr, uint32_t chNum)
This function reads Event pending status.
EDMA_setPaRAM
void EDMA_setPaRAM(uint32_t baseAddr, uint32_t paRAMId, const EDMACCPaRAMEntry *newPaRAM)
Copy the user specified PaRAM Set onto the PaRAM Set associated with the logical channel (DMA/Link).
EDMA_mapQdmaChToPaRAM
void EDMA_mapQdmaChToPaRAM(uint32_t baseAddr, uint32_t chNum, const uint32_t *paRAMId)
Enables the user to map a QDMA channel to PaRAM set This API Needs to be called before programming th...
EDMA_Params
EDMA open parameters passed to EDMA_open() function.
Definition: edma/v0/edma.h:447
gEdmaConfig
EDMA_Config gEdmaConfig[]
Externally defined driver configuration array.
EDMA_qdmaGetPaRAMEntry
uint32_t EDMA_qdmaGetPaRAMEntry(uint32_t baseAddr, uint32_t paRAMId, uint32_t paRAMEntry)
Get a particular PaRAM entry of the specified PaRAM set.
gEdmaInitParams
EDMA_InitParams gEdmaInitParams[]
Externally defined driver init parameters array.
EDMA_isInterruptEnabled
uint32_t EDMA_isInterruptEnabled(EDMA_Handle handle)
Function to check if EDMA interrupt is enabled.
EDMA_disableQdmaEvtRegion
void EDMA_disableQdmaEvtRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum)
Enables the user to disable an QDMA event.
EDMA_ccPaRAMEntry_init
void EDMA_ccPaRAMEntry_init(EDMACCPaRAMEntry *paramEntry)
Clear a PaRAM Set .
EDMA_getEventStatus
uint32_t EDMA_getEventStatus(uint32_t baseAddr)
This function returns status of those events which are less than 32.
EDMA_qdmaSetPaRAMEntry
void EDMA_qdmaSetPaRAMEntry(uint32_t baseAddr, uint32_t paRAMId, uint32_t paRAMEntry, uint32_t newPaRAMEntryVal)
Set a particular PaRAM set entry of the specified PaRAM set.
EDMA_getEventStatusHigh
uint32_t EDMA_getEventStatusHigh(uint32_t baseAddr)
This function returns status of those events which are greater than 32.
EDMA_disableChInShadowRegRegion
void EDMA_disableChInShadowRegRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chType, uint32_t chNum)
Disable channel to Shadow region mapping.
EDMA_disableEvtIntrRegion
void EDMA_disableEvtIntrRegion(uint32_t baseAddr, uint32_t regionId, uint32_t chNum)
Enables the user to clear CC interrupts.
EDMA_allocTcc
int32_t EDMA_allocTcc(EDMA_Handle handle, uint32_t *tcc)
Function to allocate the Qdma Channel.