SDL API Guide for J721S2
sdl_ecc_soc.h File Reference

Go to the source code of this file.

Macros

#define SDL_ECC_WIDTH_UNDEFINED   0x1
 
#define SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_WKUP_SMS0_SMS_HSM_ECC_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_WKUP_SMS0_SMS_TIFS_ECC_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (4U)
 
#define SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCU_I3C1_I3C_S_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (9U)
 
#define SDL_MCU_I3C1_I3C_P_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (4U)
 
#define SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (4U)
 
#define SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (6U)
 
#define SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)
 
#define SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)
 
#define SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (7U)
 
#define SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (7U)
 
#define SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (4U)
 
#define SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES   (14U)
 
#define SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES   (59U)
 
#define SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_RAM_IDS_TOTAL_ENTRIES   (5U)
 
#define SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_RAM_IDS_TOTAL_ENTRIES   (8U)
 
#define SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (12U)
 
#define SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_ECC_AGGR10_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (6U)
 
#define SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES   (28U)
 
#define SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES   (77U)
 
#define SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (4U)
 
#define SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (3U)
 
#define SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (10U)
 
#define SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (15U)
 
#define SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (3U)
 
#define SDL_MCU_I3C0_I3C_S_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (9U)
 
#define SDL_MCU_I3C0_I3C_P_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)
 
#define SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)
 
#define SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)
 
#define SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)
 
#define SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (5U)
 
#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_RAM_IDS_TOTAL_ENTRIES   (32U)
 
#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_RAM_IDS_TOTAL_ENTRIES   (24U)
 
#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_RAM_IDS_TOTAL_ENTRIES   (24U)
 
#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (4U)
 
#define SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (6U)
 
#define SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (4U)
 
#define SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_ECC_AGGR11_RAM_IDS_TOTAL_ENTRIES   (0U)
 
#define SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)
 
#define SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)
 
#define SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (16U)
 
#define SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (12U)
 
#define SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (10U)
 
#define SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (93U)
 
#define SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (12U)
 
#define SDL_ECC_VIM_RAM_ID_WIDTH_CORRECTION   (2U)
 
#define SDL_ECC_AGGREGATOR_MAX_ENTRIES
 

Variables

static const SDL_GrpChkConfig_t SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_groupEntries [SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_groupEntries [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_MemEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM0_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM0_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM1_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM1_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_RAT_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_RAT_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_WWRTI_CM_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_WWRTI_CM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_groupEntries [SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_MemEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM0_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM0_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM1_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM1_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_0_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_1_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_2_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_RAT_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_RAT_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_FWMGR_CBASS_SMS_SCR_SCR_SMS_FWMGR_CBASS_SMS_SCR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_FWMGR_CBASS_SMS_SCR_SCR_SMS_FWMGR_CBASS_SMS_SCR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CM_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_SEC_CM_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_SEC_CM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_groupEntries [SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MemEntries [SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_groupEntries [SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_groupEntries [SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MemEntries [SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_groupEntries [SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_groupEntries [SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_MemEntries [SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_MemEntries [SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_groupEntries [SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0_groupEntries [SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MemEntries [SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0_groupEntries [SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_groupEntries [SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_MemEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_M2M_VBUSS_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_DST_M2P_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_DST_M2P_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_DST_M2P_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_DST_VBUSS_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_M2M_VBUSS_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_DST_M2P_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_DST_VBUSS_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_M2M_VBUSS_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_SRC_VBUSS_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_DST_VBUSS_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_DST_VBUSS_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_M2M_VBUSS_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_RD_VBUSM_MTOG_EDC_CTRL_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_RD_VBUSM_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_WR_VBUSM_MTOG_EDC_CTRL_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_WR_VBUSM_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SCR_J7AM_RC_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SCR_J7AM_RC_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_EDC_CTRL_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_WR_MTOG_EDC_CTRL_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_WR_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_RD_MTOG_EDC_CTRL_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_RD_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_groupEntries [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_MemEntries [SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MCU_I3C1_I3C_S_ECC_AGGR_MemEntries [SDL_MCU_I3C1_I3C_S_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_groupEntries [SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_MemEntries [SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_groupEntries [SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_MemEntries [SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_groupEntries [SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0_groupEntries [SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0_groupEntries [SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_groupEntries [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_MemEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L1_MTOG_EDC_CTRL_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L1_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_EDC_CTRL_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_1_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L0_MTOG_EDC_CTRL_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L0_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_0_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_1_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_0_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_MAIN_HC2_FW_CBASS_0_J7AM_MAIN_HC2_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_MAIN_HC2_FW_CBASS_0_J7AM_MAIN_HC2_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SCR_J7AM_HC2_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SCR_J7AM_HC2_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_2_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_0_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_1_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_groupEntries [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_MemEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_groupEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_groupEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_groupEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_groupEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_groupEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_groupEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_MemEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_groupEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_groupEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_groupEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_groupEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_groupEntries [SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_MemEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_SEC_MMR_MAIN_0_J7AM_MAIN_SEC_MMR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_SEC_MMR_MAIN_0_J7AM_MAIN_SEC_MMR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_2_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_1_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_0_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_1_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_8_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_8_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_EDC_CTRL_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_2_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_3_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_3_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_0_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_4_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_4_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SCR_J7AM_MAIN_INFRA_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SCR_J7AM_MAIN_INFRA_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_9_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_9_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_7_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_7_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_6_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_6_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_5_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_5_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_groupEntries [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_MemEntries [SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_groupEntries [SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_MemEntries [SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_groupEntries [SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_MemEntries [SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_groupEntries [SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0_groupEntries [SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_MemEntries [SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_groupEntries [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_MemEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_SEC_PROXY0_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_SEC_PROXY0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM0_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM1_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_DST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_DST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_SRC0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_SRC0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_CFG_SCR_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_CFG_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_1_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_1_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_MemEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_1_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_1_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_INTA0_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_INTA0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_E_GCLK_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_E_GCLK_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_SCR_E_GCLK_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_SCR_E_GCLK_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CPSW0_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CPSW0_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU0_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU0_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU1_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU1_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU2_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU2_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_ADC_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_ADC_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_SAUL0_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_SAUL0_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_NAVSS_PSIL_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_NAVSS_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_CPSW0_PSIL_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_CPSW0_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU0_PSIL_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU0_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU1_PSIL_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU1_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU2_PSIL_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU2_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_ADC_PSIL_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_ADC_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_SAUL0_PSIL_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_SAUL0_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_DMSC_EVT_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_DMSC_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_groupEntries [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_MemEntries [SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_MemEntries [SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_MemEntries [SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_groupEntries [SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_MemEntries [SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_MemEntries [SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_MemEntries [SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_M2M_SRC_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_SRC_P2M_SRC_BUSECC_groupEntries [SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_M2M_SRC_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_SRC_P2M_SRC_BUSECC_groupEntries [SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_DST_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_M2M_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_DST_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_M2M_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_DST_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_M2M_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV0_SRC_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV0_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV1_SRC_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV1_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV2_SRC_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV2_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV3_SRC_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV3_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV4_SRC_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV4_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_M2M_SRC_VBUSS_groupEntries [SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_SRC_P2M_SRC_BUSECC_groupEntries [SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SCR_J7AM_MVO_CC_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SCR_J7AM_MVO_CC_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_groupEntries [SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_MemEntries [SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_groupEntries [SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_MemEntries [SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_MemEntries [SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_groupEntries [SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_MemEntries [SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_MemEntries [SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_MemEntries [SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_MemEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_DST_TOG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_DST_TOG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU1_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV4_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_2_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_3_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_3_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_4_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_4_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CFG_SCR_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CFG_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_GCLK_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_MemEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_2_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_2_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR1_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SEC_PROXY0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SEC_PROXY0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR0_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR0_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR1_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR1_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_2_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_2_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_DST_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_DST_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_DST_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_MS_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_MS_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_2_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_2_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_2_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_DST_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_DST_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_DST_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_DST_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_MemEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_BCDMA0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_BCDMA0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_INTA0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_INTA0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_MSRAM0_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_NAVSS_MCU_PSIL_RT_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_NAVSS_MCU_PSIL_RT_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_MSMC0_PSIL_RT_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_MSMC0_PSIL_RT_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_VPAC_PSIL_RT_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_VPAC_PSIL_RT_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_DEBUG_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_DEBUG_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MCASP_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MCASP_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MISC_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MISC_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_USART_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_USART_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CSI_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CSI_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CPSW9_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CPSW9_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_STRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_STRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_NAVSS_MCU_PSIL_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_NAVSS_MCU_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_DEBUG_PSIL_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_DEBUG_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MCASP_PSIL_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MCASP_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MISC_PSIL_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MISC_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_USART_PSIL_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_USART_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MSMC0_PSIL_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MSMC0_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_VPAC_PSIL_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_VPAC_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CSI_PSIL_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CSI_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CPSW9_PSIL_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CPSW9_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_STRM_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_STRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_TRIG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_TRIG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA0_EVT_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA0_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA1_EVT_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA1_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_TRSTRM_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_TRSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_CFGSTRM_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_1_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_BCDMA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_BCDMA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_MemEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_EDC_CTRL_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_7_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_7_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_6_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_6_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_4_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_4_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_EDC_CTRL_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_5_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_5_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_3_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_3_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_2_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_3_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_3_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_groupEntries [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_MemEntries [SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_MemEntries [SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_MemEntries [SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_MemEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SOC_FW_SAFEG_EDC_CTRL_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SOC_FW_SAFEG_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_SRC_VBUSS_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SRC_P2M_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SRC_P2M_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_DST_VBUSS_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_M2M_VBUSS_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_SRC_VBUSS_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_SRC_VBUSS_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_SRC_P2M_SRC_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IVDC_DATA_SAFEG_VBUSM_64B_REF_EDC_CTRL_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IVDC_DATA_SAFEG_VBUSM_64B_REF_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS0_SAFETY_GASKET_EDC_CTRL_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS0_SAFETY_GASKET_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS1_SAFETY_GASKET_EDC_CTRL_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS1_SAFETY_GASKET_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_PLL_MMR_MCU_0_J7VC_MCU_PLL_MMR_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_PLL_MMR_MCU_0_J7VC_MCU_PLL_MMR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_SEC_MMR_MCU_0_J7VC_MCU_SEC_MMR_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_SEC_MMR_MCU_0_J7VC_MCU_SEC_MMR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CTRL_MMR_MCU_0_J7AM_MCU_CTRL_MMR_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CTRL_MMR_MCU_0_J7AM_MCU_CTRL_MMR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IJ7VCL_IEXPORT_VBUSM_64B_MST_MCU_0_MST_MTOG_EDC_CTRL_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IJ7VCL_IEXPORT_VBUSM_64B_MST_MCU_0_MST_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SCR_J7AM_MCU_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SCR_J7AM_MCU_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_SRC_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_SRC_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_2_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_3_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_3_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_4_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_4_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_2_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_2_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SCR_J7AM_MCU_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SCR_J7AM_MCU_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_12_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_12_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_12_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_12_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_0_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_1_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_2_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_0_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_1_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_2_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_3_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_3_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_groupEntries [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_MemEntries [SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_MemEntries [SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_MemEntries [SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_MemEntries [SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MCU_I3C0_I3C_S_ECC_AGGR_MemEntries [SDL_MCU_I3C0_I3C_S_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_groupEntries [SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_MemEntries [SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_groupEntries [SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_groupEntries [SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_groupEntries [SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_groupEntries [SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_groupEntries [SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_groupEntries [SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_MemEntries [SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_groupEntries [SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_groupEntries [SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_groupEntries [SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_groupEntries [SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_groupEntries [SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_MemEntries [SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_groupEntries [SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_groupEntries [SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_groupEntries [SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_groupEntries [SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_groupEntries [SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_groupEntries [SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_MemEntries [SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_groupEntries [SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_groupEntries [SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_groupEntries [SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_groupEntries [SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_groupEntries [SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_MemEntries [SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_CMD_EDC_CTRL_0_groupEntries [SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_PSIL_CMD_EDC_CTRL_0_groupEntries [SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_PSIL_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_MemEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SCR_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SCR_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SLV_BRDG_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SLV_BRDG_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_BRDG_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_BRDG_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_SCR_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_SCR_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MMR_FW_EDC_CTL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MMR_FW_EDC_CTL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_PSI_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_PSI_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_0_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_0_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_1_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_1_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_ENG_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_ENG_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_RD_BUF_EDC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_RD_BUF_EDC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_MSMC_MMR_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_MSMC_MMR_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_POSTARB_PIPE_CFG_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_POSTARB_PIPE_CFG_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_SLV_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_SLV_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_SLV_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_SLV_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_SLV_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_SLV_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_SLV_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_SLV_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_SLV_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_DATA_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_DATA_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_CACHE_TAG_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_CACHE_TAG_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_1_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_RMW_TAG_UPDATE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_RMW_TAG_UPDATE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_SRAM_SF_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_SRAM_SF_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM0_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM0_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK0_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK0_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_CACHE_TAG_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_CACHE_TAG_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_1_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_RMW_TAG_UPDATE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_RMW_TAG_UPDATE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_SRAM_SF_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_SRAM_SF_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM1_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM1_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK1_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK1_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_CACHE_TAG_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_CACHE_TAG_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_1_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_RMW_TAG_UPDATE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_RMW_TAG_UPDATE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_SRAM_SF_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_SRAM_SF_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM2_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM2_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK2_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK2_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_CACHE_TAG_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_CACHE_TAG_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_1_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_RMW_TAG_UPDATE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_RMW_TAG_UPDATE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_SRAM_SF_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_SRAM_SF_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM3_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM3_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK3_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK3_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_SLV_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_SLV_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_0_VSAFE_SI_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_0_VSAFE_SI_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_1_VSAFE_SI_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_1_VSAFE_SI_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CLEC_J7AE_CLEC_EDC_CTRL_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CLEC_J7AE_CLEC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_MMR_FW_EDC_CTL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_MMR_FW_EDC_CTL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_DATA_BUF_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_DATA_BUF_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_RESP_BUF_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_RESP_BUF_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WRITE_RESP_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WRITE_RESP_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_1_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_MemEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_MMR_FW_BRIDGE_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_MMR_FW_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_FW_BRIDGE_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_FW_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CBASS_SCR_SCR_EDC_BUSECC_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CBASS_SCR_SCR_EDC_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_BOOT_EDC_CTRL_BUSECC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_BOOT_EDC_CTRL_BUSECC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_EMULATION_EDC_CTRL_BUSECC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_EMULATION_EDC_CTRL_BUSECC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_PRIVID_EDC_CTRL_BUSECC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_PRIVID_EDC_CTRL_BUSECC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_CLK4_CLK_EDC_CTRL_CBASS_INT_CLK4_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_CLK4_CLK_EDC_CTRL_CBASS_INT_CLK4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_WRAP_CBASS_CBASS_CLK4_CLK_CLK_EDC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_WRAP_CBASS_CBASS_CLK4_CLK_CLK_EDC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_REASSEMBLY_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_REASSEMBLY_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_REASSEMBLY_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_REASSEMBLY_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_M2M_SRC_VBUSS_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_REASSEMBLY_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_REASSEMBLY_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_M2M_SRC_VBUSS_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_REASSEMBLY_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_REASSEMBLY_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_DST_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR2_P2P_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR2_P2P_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR3_P2P_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR3_P2P_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_MemEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_SCR1_SCR_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_SCR1_SCR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_SRC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_M2M_VBUSS_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_DST_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_MemEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_MemEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_MemEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_VBUSM2AXI_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_VBUSM2AXI_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_AXI2VBUSM_EDC_CTRL_0_groupEntries [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_AXI2VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_MemEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_EDC_CTRL_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_EDC_CTRL_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SCR_J7AM_AC_CFG_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SCR_J7AM_AC_CFG_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_EDC_CTRL_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_groupEntries [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_groupEntries [SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_groupEntries [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_MemEntries [SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHWA_PSIL_RETIME_BRIDGE_HWA_PSIL_RETIME_BRIDGE_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHWA_PSIL_RETIME_BRIDGE_HWA_PSIL_RETIME_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_groupEntries [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_WR_SRC_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_WR_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_M2M_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_M2M_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_DST_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_DST_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_M2M_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_DST_M2P_SRC_BUSECC_groupEntries [SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_M2M_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_M2M_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_MST0_SRC_NB_MST0_SRC_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_MST0_SRC_NB_MST0_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_RD_SRC_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_RD_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_DST_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_DST_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_DST_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_DST_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_DST_M2P_SRC_BUSECC_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_DST_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_M2M_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_M2M_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_DST_M2P_SRC_BUSECC_groupEntries [SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_DST_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_DST_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_M2M_VBUSS_groupEntries [SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_M2M_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PSIL_RETIME_BR_EDC_CTRL_BUSECC_groupEntries [SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PSIL_RETIME_BR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_groupEntries [SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries [SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries [SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_MemEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_0_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_SRC_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_3_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_3_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SCR_J7AM_WKUP_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SCR_J7AM_WKUP_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_1_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_1_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_0_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_SRC_VBUSS_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_9_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_9_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_SRC_P2M_SRC_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_0_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_1_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_2_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_3_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_3_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_4_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_4_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_5_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_5_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_6_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_6_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_7_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_7_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_8_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_8_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SCR_J7AM_WKUP_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SCR_J7AM_WKUP_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_groupEntries [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_MemEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PKTDMA_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PKTDMA_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_INTAGGR_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_INTAGGR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_1_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_1_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_SEC_PROXY_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_SEC_PROXY_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_IPCSS_VBM_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_IPCSS_VBM_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_MSRAM_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_MSRAM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_SAUL0_PSIL_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_SAUL0_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_STRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_STRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_SAUL0_PSIL_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_SAUL0_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_STRM_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_STRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_CFGSTRM_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_EVT_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_CEVT_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_CEVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_MEVT_IN_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_MEVT_IN_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PSILCFG_CFGSTRM_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PSILCFG_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_MemEntries [SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_MemEntries [SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_GrpChkConfig_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_CMD_EDC_CTRL_0_groupEntries [SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_PSIL_CMD_EDC_CTRL_0_groupEntries [SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_PSIL_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_CMD_EDC_CTRL_0_groupEntries [SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_GrpChkConfig_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_PSIL_CMD_EDC_CTRL_0_groupEntries [SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_PSIL_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
 
static const SDL_MemConfig_t SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_MemEntries [SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_MemConfig_t SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_MemEntries [SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
 
static const SDL_RAMIdEntry_t SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RamIdTable [SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_RamIdTable [SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_WKUP_SMS0_SMS_HSM_ECC_RamIdTable [SDL_WKUP_SMS0_SMS_HSM_ECC_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_WKUP_SMS0_SMS_TIFS_ECC_RamIdTable [SDL_WKUP_SMS0_SMS_TIFS_ECC_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_RamIdTable [SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_RamIdTable [SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_RamIdTable [SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_RamIdTable [SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_RamIdTable [SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_RamIdTable [SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_RamIdTable [SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_I3C1_I3C_S_ECC_AGGR_RamIdTable [SDL_MCU_I3C1_I3C_S_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_I3C1_I3C_P_ECC_AGGR_RamIdTable [SDL_MCU_I3C1_I3C_P_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_RamIdTable [SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_RamIdTable [SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_RamIdTable [SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_RamIdTable [SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_RamIdTable [SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RamIdTable [SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RamIdTable [SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_RamIdTable [SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_RamIdTable [SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_RamIdTable [SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_RamIdTable [SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_RamIdTable [SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_RamIdTable [SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_RamIdTable [SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_RamIdTable [SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_RamIdTable [SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_RamIdTable [SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_RamIdTable [SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_RamIdTable [SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_RamIdTable [SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_RamIdTable [SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_ECC_AGGR10_RamIdTable [SDL_ECC_AGGR10_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_RamIdTable [SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_RamIdTable [SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_RamIdTable [SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_RamIdTable [SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RamIdTable [SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RamIdTable [SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_RamIdTable [SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_RamIdTable [SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_RamIdTable [SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_RamIdTable [SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_RamIdTable [SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RamIdTable [SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_RamIdTable [SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_RamIdTable [SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_RamIdTable [SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_RamIdTable [SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_RamIdTable [SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_RamIdTable [SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RamIdTable [SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_I3C0_I3C_S_ECC_AGGR_RamIdTable [SDL_MCU_I3C0_I3C_S_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_I3C0_I3C_P_ECC_AGGR_RamIdTable [SDL_MCU_I3C0_I3C_P_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RamIdTable [SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RamIdTable [SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_RamIdTable [SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_RamIdTable [SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RamIdTable [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RamIdTable [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RamIdTable [SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RamIdTable [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RamIdTable [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RamIdTable [SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_RamIdTable [SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RamIdTable [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_RamIdTable [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_RamIdTable [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_RamIdTable [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_RamIdTable [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_RamIdTable [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_RamIdTable [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_RamIdTable [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_RamIdTable [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_RamIdTable [SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_RamIdTable [SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RamIdTable [SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_RamIdTable [SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_RamIdTable [SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_RamIdTable [SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_ECC_AGGR11_RamIdTable [SDL_ECC_AGGR11_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable [SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_RamIdTable [SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_RamIdTable [SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_RamIdTable [SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_RamIdTable [SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_RamIdTable [SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_NUM_RAMS]
 
static const SDL_RAMIdEntry_t SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_RamIdTable [SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_NUM_RAMS]
 
static SDL_ecc_aggrRegs *const SDL_ECC_aggrBaseAddressTable [SDL_ECC_AGGREGATOR_MAX_LOW_ENTRIES]
 This structure holds the base addresses for each memory subtype in MCU domain More...
 
static uint64_t const SDL_ECC_aggrHighBaseAddressTable [SDL_ECC_AGGREGATOR_MAX_HIGH_ENTRIES]
 
SDL_ecc_aggrRegsSDL_ECC_aggrHighBaseAddressTableTrans [SDL_ECC_AGGREGATOR_MAX_HIGH_ENTRIES]
 
static const SDL_EccAggrEntry_t SDL_ECC_aggrTable [SDL_ECC_MEMTYPE_MAX]
 

Macro Definition Documentation

◆ SDL_ECC_WIDTH_UNDEFINED

#define SDL_ECC_WIDTH_UNDEFINED   0x1

◆ SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RAM_IDS_TOTAL_ENTRIES

#define SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_RAM_IDS_TOTAL_ENTRIES

#define SDL_WKUP_SMS0_SMS_HSM_ECC_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_RAM_IDS_TOTAL_ENTRIES

#define SDL_WKUP_SMS0_SMS_TIFS_ECC_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (4U)

◆ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCU_I3C1_I3C_S_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_I3C1_I3C_S_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (9U)

◆ SDL_MCU_I3C1_I3C_P_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_I3C1_I3C_P_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (4U)

◆ SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (4U)

◆ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (6U)

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (7U)

◆ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (7U)

◆ SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (4U)

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES   (14U)

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES   (59U)

◆ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_RAM_IDS_TOTAL_ENTRIES

#define SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_RAM_IDS_TOTAL_ENTRIES   (5U)

◆ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_RAM_IDS_TOTAL_ENTRIES

#define SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_RAM_IDS_TOTAL_ENTRIES   (8U)

◆ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_RAM_IDS_TOTAL_ENTRIES

#define SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (12U)

◆ SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_RAM_IDS_TOTAL_ENTRIES

#define SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_RAM_IDS_TOTAL_ENTRIES

#define SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_ECC_AGGR10_RAM_IDS_TOTAL_ENTRIES

#define SDL_ECC_AGGR10_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_RAM_IDS_TOTAL_ENTRIES

#define SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_RAM_IDS_TOTAL_ENTRIES

#define SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (6U)

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES

#define SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES   (28U)

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES

#define SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES

#define SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES   (77U)

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (4U)

◆ SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (3U)

◆ SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_RAM_IDS_TOTAL_ENTRIES

#define SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_RAM_IDS_TOTAL_ENTRIES

#define SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (10U)

◆ SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (15U)

◆ SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (3U)

◆ SDL_MCU_I3C0_I3C_S_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_I3C0_I3C_S_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (9U)

◆ SDL_MCU_I3C0_I3C_P_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_I3C0_I3C_P_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)

◆ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)

◆ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)

◆ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (30U)

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RAM_IDS_TOTAL_ENTRIES

#define SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RAM_IDS_TOTAL_ENTRIES

#define SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RAM_IDS_TOTAL_ENTRIES

#define SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RAM_IDS_TOTAL_ENTRIES

#define SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RAM_IDS_TOTAL_ENTRIES

#define SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RAM_IDS_TOTAL_ENTRIES

#define SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (5U)

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RAM_IDS_TOTAL_ENTRIES

#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_RAM_IDS_TOTAL_ENTRIES

#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_RAM_IDS_TOTAL_ENTRIES

#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_RAM_IDS_TOTAL_ENTRIES

#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_RAM_IDS_TOTAL_ENTRIES

#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_RAM_IDS_TOTAL_ENTRIES   (32U)

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_RAM_IDS_TOTAL_ENTRIES

#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_RAM_IDS_TOTAL_ENTRIES   (24U)

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_RAM_IDS_TOTAL_ENTRIES

#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_RAM_IDS_TOTAL_ENTRIES   (24U)

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (4U)

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (6U)

◆ SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RAM_IDS_TOTAL_ENTRIES

#define SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (4U)

◆ SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_ECC_AGGR11_RAM_IDS_TOTAL_ENTRIES

#define SDL_ECC_AGGR11_RAM_IDS_TOTAL_ENTRIES   (0U)

◆ SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (1U)

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (2U)

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_RAM_IDS_TOTAL_ENTRIES   (16U)

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (12U)

◆ SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (10U)

◆ SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (93U)

◆ SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES

#define SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES   (12U)

◆ SDL_ECC_VIM_RAM_ID_WIDTH_CORRECTION

#define SDL_ECC_VIM_RAM_ID_WIDTH_CORRECTION   (2U)

This structure holds the memory config for each memory subtype SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR

◆ SDL_ECC_AGGREGATOR_MAX_ENTRIES

#define SDL_ECC_AGGREGATOR_MAX_ENTRIES
Value:
(SDL_ECC_AGGREGATOR_MAX_LOW_ENTRIES + \
SDL_ECC_AGGREGATOR_MAX_HIGH_ENTRIES)

Variable Documentation

◆ SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_groupEntries[SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0 RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_groupEntries[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_MemEntries

const SDL_MemConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_MemEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM0_RAMECC_RAM_ID, 0u,
SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM0_RAMECC_RAM_SIZE, 4u,
SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM0_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM1_RAMECC_RAM_ID, 0u,
SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM1_RAMECC_RAM_SIZE, 4u,
SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM1_RAMECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_WKUP_SMS0_SMS_HSM_ECC

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM0_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM0_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM0_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM0_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM1_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM1_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM1_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_HSM_ECC_ISRAM1_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_SMS_HSM_CBASS_SMS_HSM_SCR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_RAT_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_RAT_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_RAT_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_RAT_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_SMS_HSM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_SMS_HSM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_WWRTI_CM_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_WWRTI_CM_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_WWRTI_CM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_WWRTI_CM_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_groupEntries[SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_HSM_ECC_SMS_HSM_ECC_EDC_CTRL RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_MemEntries

const SDL_MemConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_MemEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM0_RAMECC_RAM_ID, 0u,
SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM0_RAMECC_RAM_SIZE, 4u,
SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM0_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM1_RAMECC_RAM_ID, 0u,
SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM1_RAMECC_RAM_SIZE, 4u,
SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM1_RAMECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_WKUP_SMS0_SMS_TIFS_ECC

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM0_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM0_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM0_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM0_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM1_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM1_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM1_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_ISRAM1_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_0_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_0 RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_1_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_1 RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_2_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_VBUS_CLK_EDC_CTRL_CBASS_INT_VBUS_BUSECC_2 RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IECC_S_P2P_BRIDGE_IECC_S_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_IFWMGR_M_P2P_BRIDGE_IFWMGR_M_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_SMS_TIFS_CBASS_SMS_TIFS_SCR_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_RAT_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_RAT_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_RAT_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_RAT_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_SMS_TIFS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_SMS_TIFS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_FWMGR_CBASS_SMS_SCR_SCR_SMS_FWMGR_CBASS_SMS_SCR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_FWMGR_CBASS_SMS_SCR_SCR_SMS_FWMGR_CBASS_SMS_SCR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_FWMGR_CBASS_SMS_SCR_SCR_SMS_FWMGR_CBASS_SMS_SCR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_FWMGR_CBASS_SMS_SCR_SCR_SMS_FWMGR_CBASS_SMS_SCR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CBASS_SMS_DMSS_HSM_P2P_BRIDGE_SMS_DMSS_HSM_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_WWRTI_CM_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CM_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CM_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_CM_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_SEC_CM_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_SEC_CM_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_SEC_CM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_SEC_CM_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_groupEntries[SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_SMS0_SMS_TIFS_ECC_SMS_TIFS_ECC_EDC_CTRL RAM ID

◆ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MemEntries[SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_RAM_ID, (uint64_t)0x4F02080000u,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_RAM_SIZE, 4u,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR

◆ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_groupEntries[SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0 RAM ID

◆ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_groupEntries[SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MemEntries[SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_RAM_ID, (uint64_t)0x4F02000000u,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_RAM_SIZE, 4u,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR

◆ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_groupEntries[SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0 RAM ID

◆ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_groupEntries[SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_MemEntries

const SDL_MemConfig_t SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_MemEntries[SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_RAM_ID, 0u,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_ROW_WIDTH, ((bool)false) },
{ SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_RAM_ID, 0u,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_ROW_WIDTH, ((bool)false) },
{ SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_RAM_ID, 0u,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_ROW_WIDTH, ((bool)false) },
{ SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_RAM_ID, 0u,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR

◆ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_MemEntries[SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_ECC_RAM_ID, 0x0000200000U,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_ECC_RAM_SIZE, 4u,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR

◆ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_groupEntries[SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0_groupEntries[SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0 RAM ID

◆ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MemEntries[SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_ECC0_RAM_ID, 0x0041C00000,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_ECC0_RAM_SIZE, 4u,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_ECC0_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR

◆ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0_groupEntries[SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0 RAM ID

◆ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_groupEntries[SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_MemEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_WR_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_WR_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_WR_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_RD_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_RD_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_RD_RAMECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_M2M_VBUSS_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_DST_M2P_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_DST_M2P_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_DST_M2P_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_DST_M2P_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_DST_M2P_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_DST_M2P_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_DST_M2P_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_DST_VBUSS_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_M2M_VBUSS_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_DST_M2P_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_DST_M2P_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_DST_M2P_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_DST_VBUSS_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_M2M_VBUSS_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_SRC_VBUSS_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_DST_VBUSS_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_DST_VBUSS_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_M2M_VBUSS_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_0_CPU1_CFG_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_SLV_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_J7AM_PULSAR0_SLV_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2 RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_0_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_J7AM_RC_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_0_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_J7AM_RC_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_2_CPU1_CFG_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_RC_TO_RC_CFG_VBUSM_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_SLV_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_RD_VBUSM_MTOG_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_RD_VBUSM_MTOG_EDC_CTRL_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_RD_VBUSM_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_RD_VBUSM_MTOG_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_RD_VBUSM_MTOG_EDC_CTRL_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_RD_VBUSM_MTOG_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_J7AM_RC_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_SLV_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_WR_VBUSM_MTOG_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_WR_VBUSM_MTOG_EDC_CTRL_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_WR_VBUSM_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_WR_VBUSM_MTOG_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_WR_VBUSM_MTOG_EDC_CTRL_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_GIC_MEM_WR_VBUSM_MTOG_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2CFG_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SCR_J7AM_RC_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SCR_J7AM_RC_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SCR_J7AM_RC_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SCR_J7AM_RC_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_128B_CLK1_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CFG_CBASS_J7AM_RC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MAIN_1_CPU1_CFG_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_EDC_CTRL_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_TO_RC_CFG_VBUSM_L0_STOG_6_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_WR_MTOG_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_WR_MTOG_EDC_CTRL_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_WR_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_WR_MTOG_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_WR_MTOG_EDC_CTRL_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_WR_MTOG_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_J7AM_TO_J7AM_RC_FW_CBASS_P2P_BRIDGE_J7AM_TO_J7AM_RC_FW_CBASS_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_CFG_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_CFG_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_0_1_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_J7AM_RC_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_RC_CBASS_DMSC_SLV_P2P_BRIDGE_RC_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_J7AM_RC_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_J7AM_RC_CBASS_SCRP_32B_CLK4_CFG_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_1_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_1_1_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_J7AM_PULSAR0_SLV_CBASS_SCRM_64B_CLK2_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_64B_CLK2_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_1_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_1_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_P2P_BRIDGE_IIDOM0_ECC_AGGR_MAIN_RC_R5_2_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_SLV_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_RC_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_11_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_RD_MTOG_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_RD_MTOG_EDC_CTRL_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_RD_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_RD_MTOG_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_RD_MTOG_EDC_CTRL_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IEMMCSD4SS_MAIN_0_EMMCSDSS_RD_MTOG_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_P2P_BRIDGE_IJ7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_MAIN_RCNAVSS_10_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_J7AM_RC_CBASS_BR_BR_SCRM_64B_CLK2_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_P2P_BRIDGE_IJ7AM_MAIN_RC_ECC_AGGR_MAIN_RC_4_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_P2P_BRIDGE_IIDOM1_ECC_AGGR_MAIN_RC_R5_2_1_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_J7AM_PULSAR0_SLV_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IMSRAM16KX256E_MAIN_2_CFG_P2P_BRIDGE_IMSRAM16KX256E_MAIN_2_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IRC_FW_CBASS_J7AM_RC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_J7AM_RC_CBASS_INAVSS512J7AM_MAIN_0_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_PULSAR0_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_PULSAR0_SLV_CBASS_0_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR0_SLV_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_J7AM_RC_CBASS_EXPORT_J7AM_RC_TO_PULSAR0_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_IJ7AM_RC_CBASS_J7AM_RC_CBASS_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_P2P_BRIDGE_ICOMPUTE_CLUSTER_J7AHP_MAIN_0_VBUSP_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_groupEntries[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_J7AM_MAIN_RC_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_MemEntries[SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_USB3P0SS_16FFC_USB3P0SS_CORE_USB3P0_KSBUS_AXI2VBUSM_KSBUS_AXI2VBUSM_R_RDATA_BUFFER_RAM_ID, 0u,
SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_USB3P0SS_16FFC_USB3P0SS_CORE_USB3P0_KSBUS_AXI2VBUSM_KSBUS_AXI2VBUSM_R_RDATA_BUFFER_RAM_SIZE, 4u,
SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_USB3P0SS_16FFC_USB3P0SS_CORE_USB3P0_KSBUS_AXI2VBUSM_KSBUS_AXI2VBUSM_R_RDATA_BUFFER_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR

◆ SDL_MCU_I3C1_I3C_S_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_I3C1_I3C_S_ECC_AGGR_MemEntries[SDL_MCU_I3C1_I3C_S_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_IBIR_QUEUE_RAM_ID, 0u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_IBIR_QUEUE_RAM_SIZE, 4u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_IBIR_QUEUE_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_SLV_DDR_RX_RAM_ID, 0u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_SLV_DDR_RX_RAM_SIZE, 4u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_SLV_DDR_RX_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_CMDR_QUEUE_RAM_ID, 0u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_CMDR_QUEUE_RAM_SIZE, 4u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_CMDR_QUEUE_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_SLV_DDR_TX_RAM_ID, 0u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_SLV_DDR_TX_RAM_SIZE, 4u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_SLV_DDR_TX_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_IBI_RAM_ID, 0u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_IBI_RAM_SIZE, 4u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_IBI_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_CMD_WRD1_RAM_ID, 0u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_CMD_WRD1_RAM_SIZE, 4u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_CMD_WRD1_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_TX_DATA_RAM_ID, 0u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_TX_DATA_RAM_SIZE, 4u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_TX_DATA_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_CMD_WRD0_RAM_ID, 0u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_CMD_WRD0_RAM_SIZE, 4u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_CMD_WRD0_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_RX_DATA_RAM_ID, 0u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_RX_DATA_RAM_SIZE, 4u,
SDL_MCU_I3C1_I3C_S_ECC_AGGR_I3C_RX_DATA_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MCU_I3C1_I3C_S_ECC_AGGR

◆ SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_groupEntries[SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0 RAM ID

◆ SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x00026A8000u,
SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_MemEntries[SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXIMFIFO_RAM_ID, 0u,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXIMFIFO_RAM_SIZE, 4u,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXIMFIFO_ROW_WIDTH, ((bool)false) },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISFIFO_RAM_ID, 0u,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISFIFO_RAM_SIZE, 4u,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISFIFO_ROW_WIDTH, ((bool)false) },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_DIBRAM_RAM_ID, 0u,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_DIBRAM_RAM_SIZE, 4u,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_DIBRAM_ROW_WIDTH, ((bool)false) },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_AXI2VBUSM_MST_RAM_ID, 0u,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_AXI2VBUSM_MST_RAM_SIZE, 4u,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_AXI2VBUSM_MST_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR

◆ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_groupEntries[SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_GROUP_9_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0 RAM ID

◆ SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_MemEntries[SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_PNPFIFO_RAM_ID, 0u,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_PNPFIFO_RAM_SIZE, 4u,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_PNPFIFO_ROW_WIDTH, ((bool)false) },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RXCPLFIFO_RAM_ID, 0u,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RXCPLFIFO_RAM_SIZE, 4u,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RXCPLFIFO_ROW_WIDTH, ((bool)false) },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RPLYBUF_RAM_ID, 0u,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RPLYBUF_RAM_SIZE, 4u,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RPLYBUF_ROW_WIDTH, ((bool)false) },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISRODR_RAM_ID, 0u,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISRODR_RAM_SIZE, 4u,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISRODR_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR

◆ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_groupEntries[SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL RAM ID

◆ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0_groupEntries[SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0 RAM ID

◆ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0 RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_groupEntries[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_MemEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_WR_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_WR_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_WR_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_WR_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_WR_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_WR_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_RD_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_RD_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_RD_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_RD_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_RD_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_RD_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_RD_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_RD_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_RD_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_WR_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_WR_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_WR_RAMECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L1_MTOG_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L1_MTOG_EDC_CTRL_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L1_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L1_MTOG_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L1_MTOG_EDC_CTRL_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L1_MTOG_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_EDC_CTRL_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_HC_CFG_VBUSM_L0_STOG_5_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_J7AM_HC2_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_1_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L0_MTOG_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L0_MTOG_EDC_CTRL_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L0_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L0_MTOG_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L0_MTOG_EDC_CTRL_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_HC2_TO_RC_VBUSM_L0_MTOG_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_HC2_TO_HC_CFG_VBUSM_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_HC2_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_P2P_BRIDGE_IJ7AM_MAIN_HC_ECC_AGGR_MAIN_HC_5_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_HC2CFG_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_0_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L1_STOG_4_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_1_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_0_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_J7AM_HC2_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_J7AM_HC2_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC2_FW_CBASS_HC2_CBASS_DMSC_SLV_P2P_BRIDGE_HC2_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_MAIN_HC2_FW_CBASS_0_J7AM_MAIN_HC2_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_MAIN_HC2_FW_CBASS_0_J7AM_MAIN_HC2_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_MAIN_HC2_FW_CBASS_0_J7AM_MAIN_HC2_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_MAIN_HC2_FW_CBASS_0_J7AM_MAIN_HC2_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_J7AM_HC2_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SCR_J7AM_HC2_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SCR_J7AM_HC2_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SCR_J7AM_HC2_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ERR_SCR_J7AM_HC2_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_J7AM_HC2_CBASS_EXPORT_J7AM_HC2_TO_RC_VBUSM_L1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_HC2_VBUSP_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_2_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_J7AM_HC2_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_2 RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_0_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_1_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_IJ7AM_RC_TO_HC2_VBUSM_L0_STOG_3_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_1_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_HC2_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RC2HC2_0_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_groupEntries[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_J7AM_MAIN_HC_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_MemEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_groupEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0 RAM ID

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_groupEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0 RAM ID

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_groupEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0 RAM ID

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_groupEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC RAM ID

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_groupEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL RAM ID

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_groupEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_MemEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_groupEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0 RAM ID

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_groupEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0 RAM ID

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_groupEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0 RAM ID

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_groupEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC RAM ID

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_groupEntries[SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_MemEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_RD_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_RD_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_RD_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_WR_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_WR_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_WR_RAMECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_INFRA_CBASS_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_J7AM_MAIN_INFRA_FW_TO_FW_P2P_BRIDGE_J7AM_MAIN_INFRA_FW_TO_FW_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_SEC_MMR_MAIN_0_J7AM_MAIN_SEC_MMR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_SEC_MMR_MAIN_0_J7AM_MAIN_SEC_MMR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_SEC_MMR_MAIN_0_J7AM_MAIN_SEC_MMR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_SEC_MMR_MAIN_0_J7AM_MAIN_SEC_MMR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_2_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_2 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_1_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_0_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_PLL_MMR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_J7AM_MAIN_INFRA_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_P2P_BRIDGE_IJ7AM_MAIN_INFRA_ECC_AGGR_MAIN_0_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_1_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_8_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_8_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_8_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_8 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_EDC_CTRL_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_STOG_9_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_2_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_2 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_FW_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM00_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR0_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_J7AM_PULSAR0_MEM_CBASS_IMSRAM16KX256E_MAIN_0_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_3_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_3_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_3_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_3 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM512X32E_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_RAM_VB_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_INFRA_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM512X32E_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_0_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_4_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_4_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_4_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_4 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SCR_J7AM_MAIN_INFRA_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SCR_J7AM_MAIN_INFRA_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SCR_J7AM_MAIN_INFRA_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_ERR_SCR_J7AM_MAIN_INFRA_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_9_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_9_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_9_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_9 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_PULSAR0_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR0_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_P2P_BRIDGE_IEXPORT_VBUSP_32B_MST_FWMAIN_0_MST_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_7_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_7_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_7_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_7 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFR_NON_SAFE_A_CBASS_MAIN_0_J7AM_MAIN_INFRA_NON_SAFE_CBASS_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_ECCAGGR_VB_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_P2P_BRIDGE_IPSRAM256X32E_16FFC_MAIN_0_RAM_VB_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR0_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR0_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_6_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_6_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_6_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_6 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_J7AM_MAIN_INFRA_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_J7AM_PULSAR0_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_5_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_5_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_5_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_CTRL_MMR_EDC_CTRL_BUSECC_5 RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_J7AM_MAIN_INFRA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_PULSAR0_MEM_CBASS_0_J7AM_PULSAR0_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_IJ7AM_MAIN_INFRA_CBASS_MAIN_0_J7AM_MAIN_INFRA_CBASS_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_MAIN_INFRA_TO_INFRA_CFG_VBUSM_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_groupEntries[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_J7AM_MAIN_INFRA_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_MemEntries[SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RX_SHIM_DMA_PSIL_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RX_SHIM_DMA_PSIL_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RX_SHIM_DMA_PSIL_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER0_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER0_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER0_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER1_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER1_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER1_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER2_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER2_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER2_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER3_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER3_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER3_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP0_VP_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP0_VP_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP0_VP_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP1_VP_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP1_VP_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP1_VP_FIFO_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR

◆ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_groupEntries[SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0 RAM ID

◆ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_MemEntries[SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RX_SHIM_DMA_PSIL_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RX_SHIM_DMA_PSIL_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RX_SHIM_DMA_PSIL_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER0_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER0_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER0_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER1_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER1_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER1_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER2_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER2_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER2_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER3_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER3_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_RAM_WRAPPER3_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP0_VP_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP0_VP_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP0_VP_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP1_VP_FIFO_RAM_ID, 0u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP1_VP_FIFO_RAM_SIZE, 4u,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_VP1_VP_FIFO_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR

◆ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_groupEntries[SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_CSI_RX_IF_EDC_CTRL_0 RAM ID

◆ SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x0002758000u,
SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_MemEntries[SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_ECC_RAM_ID, 0u,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_ECC_RAM_SIZE, 4u,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR

◆ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_groupEntries[SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0_groupEntries[SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0 RAM ID

◆ SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_MemEntries

const SDL_MemConfig_t SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_MemEntries[SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_RAM_ID, 0u,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_ROW_WIDTH, ((bool)false) },
{ SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_RAM_ID, 0u,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_ROW_WIDTH, ((bool)false) },
{ SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_RAM_ID, 0u,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_ROW_WIDTH, ((bool)false) },
{ SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_RAM_ID, 0u,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_CPU0_SLV_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_P2P_CPU0_PMST_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_RMST0_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_PBDG_WMST0_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_RMST0_MTOG_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IDOM0_M2M_MEMBDG_WMST0_MTOG_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_groupEntries[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_IJ7VC_DOM0_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_MemEntries

const SDL_MemConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_MemEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_ECCAGGR0_EDC_CTRL RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_PROXY0_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_SEC_PROXY0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_SEC_PROXY0_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_SEC_PROXY0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_SEC_PROXY0_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM0_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM0_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM1_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_MSRAM1_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_DST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_DST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_DST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_DST0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_SRC0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_SRC0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_SRC0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_NAV_MCU_SRC0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_CFG_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_CFG_SCR_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_CFG_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_CFG_SCR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_1_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_SCR_OTHERS_SCR_EDC_CTRL_1 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_1_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NAVSS_MCU_J7_MODSS_CBASS_VD2GCLK_EDC_CTRL_1 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_MemEntries

const SDL_MemConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_MemEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_1_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMAP0_EDC_CTRL_1 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_1_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_RINGACC0_EDC_CTRL_1 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_INTA0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_INTA0_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_INTA0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_UDMASS_INTA0_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_E_GCLK_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_E_GCLK_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_E_GCLK_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_E_GCLK_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_SCR_E_GCLK_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_SCR_E_GCLK_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_SCR_E_GCLK_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_NAVSS_PSIL_AS_BRIDGE_EDC_CTRL_NAVSS_PSIL_SCR_E_GCLK_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CPSW0_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CPSW0_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CPSW0_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CPSW0_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU0_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU0_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU0_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU0_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU1_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU1_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU1_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU1_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU2_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU2_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU2_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_MCU2_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_ADC_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_ADC_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_ADC_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PDMA_ADC_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_SAUL0_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_SAUL0_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_SAUL0_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_SAUL0_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_NAVSS_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_NAVSS_PSIL_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_NAVSS_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_NAVSS_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_CPSW0_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_CPSW0_PSIL_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_CPSW0_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_CPSW0_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU0_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU0_PSIL_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU0_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU0_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU1_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU1_PSIL_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU1_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU1_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU2_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU2_PSIL_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU2_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_MCU2_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_ADC_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_ADC_PSIL_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_ADC_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PDMA_ADC_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_SAUL0_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_SAUL0_PSIL_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_SAUL0_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_SAUL0_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_DMSC_EVT_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_DMSC_EVT_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_DMSC_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_DMSC_EVT_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_DMSC_EVT_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_DMSC_EVT_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_DMSC_EVT_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_DMSC_EVT_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CFG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1 RAM ID

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_groupEntries[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_9_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NAVSS_MCU_J7_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0 RAM ID

◆ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_MemEntries

const SDL_MemConfig_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_MemEntries[SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_0_SPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_0_SPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_0_SPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_1_SPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_1_SPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_1_SPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_2_SPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_2_SPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_2_SPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_3_SPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_3_SPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_3_SPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_AIF_MEM_TPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_AIF_MEM_TPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_AIF_MEM_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY

◆ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_MemEntries

const SDL_MemConfig_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_MemEntries[SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_LB_TPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_LB_TPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_LB_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_SSM_S_TPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_SSM_S_TPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_SSM_S_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_SSM_D_TPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_SSM_D_TPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_SSM_D_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_OB0_TPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_OB0_TPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC0_OB0_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_LB_TPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_LB_TPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_LB_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_SSM_S_TPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_SSM_S_TPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_SSM_S_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_SSM_D_TPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_SSM_D_TPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_SSM_D_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_OB0_TPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_OB0_TPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_K3_DSS_EDP_MHDPTX_WRAPPER_ENC1_OB0_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC

◆ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_MemEntries

const SDL_MemConfig_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_MemEntries[SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_IRAM_SPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_IRAM_SPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_IRAM_SPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_DRAM_SPRAM_ECC_RAM_ID, 0u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_DRAM_SPRAM_ECC_RAM_SIZE, 4u,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_DRAM_SPRAM_ECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE

◆ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_groupEntries[SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0 RAM ID

◆ SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x00027A8000u,
SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_MemEntries[SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR

◆ SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_MemEntries

const SDL_MemConfig_t SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_MemEntries[SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_EMMC8SS_16FFC_SDHC_WRAP_TXMEM_RAM_ID, 0u,
SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_EMMC8SS_16FFC_SDHC_WRAP_TXMEM_RAM_SIZE, 4u,
SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_EMMC8SS_16FFC_SDHC_WRAP_TXMEM_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM

◆ SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_MemEntries

const SDL_MemConfig_t SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_MemEntries[SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_EMMC8SS_16FFC_SDHC_WRAP_RXMEM_RAM_ID, 0u,
SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_EMMC8SS_16FFC_SDHC_WRAP_RXMEM_RAM_SIZE, 4u,
SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_EMMC8SS_16FFC_SDHC_WRAP_RXMEM_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM

◆ SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_M2M_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_M2M_SRC_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_M2M_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_SRC_P2M_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_SRC_P2M_SRC_BUSECC_groupEntries[SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_CC_SOC_CFG_VBUSP_32B_SRC_MSMC_VBUSP_CFG_SRC_P2M_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_M2M_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_M2M_SRC_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_M2M_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_SRC_P2M_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_SRC_P2M_SRC_BUSECC_groupEntries[SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_CC_SOC_DMSC_VBUSP_32B_SRC_MSMC_VBUSP_DMSC_SRC_P2M_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_DST_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_M2M_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_RD_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_DST_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_M2M_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_DATA_VBUSM_64B_DST_MSMC_GIC_MEM_WR_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_DST_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_M2M_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_J7_NAV_NB_MST0_DST_NB_MST0_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV0_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV0_SRC_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV0_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV0_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV1_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV1_SRC_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV1_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV1_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV2_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV2_SRC_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV2_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV2_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV3_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV3_SRC_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV3_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV3_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV4_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV4_SRC_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV4_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_J7_NAV_NB_SLV_SRC_NB_SLV4_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_M2M_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_M2M_SRC_VBUSS_groupEntries[SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_M2M_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_SRC_P2M_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_SRC_P2M_SRC_BUSECC_groupEntries[SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_VDC_J7_NAV_NB_ECC_AGGR_SRC_NB_ECC_AGGR_CFG_SRC_P2M_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_BCDMA0_CRED_DMSC_P2P_BRIDGE_BCDMA0_CRED_DMSC_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_VIRTSS_DMSC_SLV_P2P_BRIDGE_VIRTSS_DMSC_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MODSS_DMSC_SLV_P2P_BRIDGE_MODSS_DMSC_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_UDMASS_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_J7AM_MVO_CC_FW_CBASS_DMSC_FW_SCR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MVO_CC_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SCR_J7AM_MVO_CC_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SCR_J7AM_MVO_CC_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SCR_J7AM_MVO_CC_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_ERR_SCR_J7AM_MVO_CC_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_IRC_FW_CBASS_J7AM_MVO_CC_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_groupEntries[SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR10_J7AM_NAVSS512_VIRTSS_PHYS_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_MemEntries[SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_RAM_ID, 0u,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_RAM_SIZE, 4u,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_RAM_ID, 0u,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_RAM_SIZE, 4u,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR

◆ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_groupEntries[SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0 RAM ID

◆ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_MemEntries

const SDL_MemConfig_t SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_MemEntries[SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_RAM_ID, 0u,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_RAM_SIZE, 4u,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_RAM_ID, 0u,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_RAM_SIZE, 4u,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE

◆ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_MemEntries[SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_RAM_ID, 0u,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_RAM_SIZE, 4u,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_RAM_ID, 0u,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_RAM_SIZE, 4u,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR

◆ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_groupEntries[SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0 RAM ID

◆ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_MemEntries

const SDL_MemConfig_t SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_MemEntries[SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_RAM_ID, 0u,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_RAM_SIZE, 4u,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_ROW_WIDTH, ((bool)false) },
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_RAM_ID, 0u,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_RAM_SIZE, 4u,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE

◆ SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x40500000u,
SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_MemEntries[SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_RAM_ID, 0u,
SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_RAM_SIZE, 4u,
SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_RAM_ID, 0u,
SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_RAM_SIZE, 4u,
SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR

◆ SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_MemEntries[SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_RAM_ID, 0u,
SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_RAM_SIZE, 4u,
SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_RAM_ID, 0u,
SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_RAM_SIZE, 4u,
SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_MemEntries

const SDL_MemConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_MemEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU0_TLBIF_TLB_BANK_RAM_ID, 0u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU0_TLBIF_TLB_BANK_RAM_SIZE, 4u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU0_TLBIF_TLB_BANK_ROW_WIDTH, ((bool)false) },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_WR_SB_RAM_ID, 0u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_WR_SB_RAM_SIZE, 4u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_WR_SB_ROW_WIDTH, ((bool)false) },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_RD_SB_RAM_ID, 0u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_RD_SB_RAM_SIZE, 4u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_RD_SB_ROW_WIDTH, ((bool)false) },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_WR_SB_RAM_ID, 0u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_WR_SB_RAM_SIZE, 4u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_WR_SB_ROW_WIDTH, ((bool)false) },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_RD_SB_RAM_ID, 0u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_RD_SB_RAM_SIZE, 4u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_RD_SB_ROW_WIDTH, ((bool)false) },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU1_TLBIF_TLB_BANK_RAM_ID, 0u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU1_TLBIF_TLB_BANK_RAM_SIZE, 4u,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU1_TLBIF_TLB_BANK_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_ECCAGGR_EDC_CTRL RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_SRC_TOG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_CFG_TOG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_DST_TOG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_DST_TOG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_DST_TOG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_DST_TOG_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_DST_TOG_EDC_CTRL_0_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_PVU0_DST_TOG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU1_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_IO_PVU1_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_DST_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_AC_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV2_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV3_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV4_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_NB_SLV4_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_FFI_IO_PVU0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_IO_PVU1_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_SRC_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_PVU0_CFG_TOG_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_2_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_2_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_2 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_3_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_3_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_3_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_3 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_4_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_4_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_4_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_SCR_SCR_EDC_CTRL_4 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CFG_SCR_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CFG_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CFG_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CFG_SCR_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_GCLK_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NAVSS512J7AM_VIRTSS_DATA_CBASS_GCLK_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_MemEntries

const SDL_MemConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_MemEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_ECCAGGR0_EDC_CTRL RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SPINLOCK0_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_2_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_2_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX1_EDC_CTRL_2 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_2_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_2_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MAILBOX0_EDC_CTRL_2 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR1_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_TIMERMGR1_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_MODSS_INTA1_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_BUF_DST_BR_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_PROXY0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SEC_PROXY0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SEC_PROXY0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SEC_PROXY0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_SEC_PROXY0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR0_VIRTID_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_NAV_DDR1_VIRTID_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2_TO_VBUSP_M2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR0_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR0_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR0_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR0_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR1_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR1_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR1_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_DDR1_VIRT_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_SRAM1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SPINLOCK0_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MAILBOX1_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_TIMERMGR1_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MODSS_INTA1_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VIRTSS_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SEC_PROXY0_SRC_FW_CH_VBUSM_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_MOD_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_NAV_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_SCR_VD2VBUSM_SCR_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MAILBOX1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_TIMERMGR1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_MODSS_INTA1_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_CBASS_CH_SEC_PROXY0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NAVSS512J7AM_MODSS_CBASS_VD2GCLK_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_ECCAGGR0_EDC_CTRL RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_2_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_2_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF0_SRC_EDC_CTRL_2 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_2_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_2_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCMF1_SRC_EDC_CTRL_2 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_DST_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM0_DST_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_DST_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCM1_DST_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_DST_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_SOCS_DST_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_MS_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_MS_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_MS_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_BR_MS_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_CBASS_SCR_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB0_MS_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_2_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_2_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF0_SRC_EDC_CTRL_2 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_2_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_2_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF1_SRC_EDC_CTRL_2 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_2_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_2_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCMF2_SRC_EDC_CTRL_2 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_DST_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM0_DST_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_DST_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM1_DST_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_DST_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCM2_DST_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_DST_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_SOCS_DST_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_BR_MS_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_MMR_CFG_P2P_BRIDGE_DST_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_CBASS_SCR_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_NB1_MS_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_MSMC0_SLV_VIRTID_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NAVSS512J7AM_NBSS_CBASS_VD2GCLK_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_MemEntries

const SDL_MemConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_MemEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_EDC_CTRL RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMAP0_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_BCDMA0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_BCDMA0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_BCDMA0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_BCDMA0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_RINGACC0_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_INTA0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_INTA0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_INTA0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_UDMASS_INTA0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_MSRAM0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_MSRAM0_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_MSRAM0_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_NAVSS_MCU_PSIL_RT_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_NAVSS_MCU_PSIL_RT_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_NAVSS_MCU_PSIL_RT_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_NAVSS_MCU_PSIL_RT_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_MSMC0_PSIL_RT_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_MSMC0_PSIL_RT_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_MSMC0_PSIL_RT_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_MSMC0_PSIL_RT_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_VPAC_PSIL_RT_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_VPAC_PSIL_RT_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_VPAC_PSIL_RT_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_VPAC_PSIL_RT_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_DEBUG_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_DEBUG_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_DEBUG_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_DEBUG_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MCASP_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MCASP_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MCASP_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MCASP_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MISC_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MISC_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MISC_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_MISC_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_USART_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_USART_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_USART_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PDMA_MAIN_USART_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CSI_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CSI_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CSI_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CSI_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CPSW9_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CPSW9_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CPSW9_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CPSW9_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_STRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_STRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_STRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_STRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_STRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_TRSTRM_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_UDMAP0_CFGSTRM_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_BCDMA0_CFGSTRM_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_PSILCFG0_CFGSTRM_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_NAVSS_MCU_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_NAVSS_MCU_PSIL_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_NAVSS_MCU_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_NAVSS_MCU_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_DEBUG_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_DEBUG_PSIL_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_DEBUG_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_DEBUG_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MCASP_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MCASP_PSIL_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MCASP_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MCASP_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MISC_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MISC_PSIL_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MISC_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_MISC_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_USART_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_USART_PSIL_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_USART_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PDMA_MAIN_USART_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MSMC0_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MSMC0_PSIL_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MSMC0_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MSMC0_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_VPAC_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_VPAC_PSIL_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_VPAC_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_VPAC_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CSI_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CSI_PSIL_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CSI_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CSI_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CPSW9_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CPSW9_PSIL_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CPSW9_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_CPSW9_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_STRM_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_STRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_STRM_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_STRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_STRM_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_TRIG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_TRIG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_TRIG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_TRIG_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_TRIG_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_TRIG_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_TRIG_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_TRIG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA0_EVT_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA0_EVT_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA0_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA0_EVT_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA0_EVT_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA0_EVT_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA0_EVT_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA0_EVT_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA1_EVT_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA1_EVT_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA1_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA1_EVT_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA1_EVT_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA1_EVT_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA1_EVT_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_MODSS_INTA1_EVT_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_EVT_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_CEVT_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMASS_INTA0_MEVT_IN_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_TRSTRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_TRSTRM_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_TRSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_TRSTRM_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_UDMAP0_CFGSTRM_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_CFGSTRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_CFGSTRM_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_BCDMA0_CFGSTRM_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_L2P_PSILCFG0_CFGSTRM_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CFG_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_DATA_SCR1_SCR_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_RESP_SCR2_SCR_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_SCR3_SCR_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_9_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_PSILSS0_CBASS_ETL_VD2GCLK_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_MST_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_DST_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_MEM1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMW_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_UMEMR_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMW_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMW_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMR_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_MEMR_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBP_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_VBM_SLV1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0_GROUP_11_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_SRC_FW_CH_VBUSM_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST0_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST1_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST2_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST3_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST4_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMA_MST5_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_RINGACC0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_INTA0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMAP0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_BR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_BCDMA0_CFG_FW_CH_VBUSP_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_UDMASS_ECCAGGR0_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_1_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSM_SCR_EDC_CTRL_1 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_SCR_VBUSP_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0_GROUP_7_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_DMSC_SLV_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_SRC_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_RINGACC0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMASS_INTA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_UDMAP0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_BCDMA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_BCDMA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_BCDMA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_CBASS_CH_BCDMA0_CFG_MMRS_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NAVSS512J7AM_UDMASS_CBASS_VD2GCLK_EDC_CTRL_0 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_MemEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_WR_RAMECC_RAM_ID, 0u,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_WR_RAMECC_RAM_SIZE, 4u,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_WR_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_RD_RAMECC_RAM_ID, 0u,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_RD_RAMECC_RAM_SIZE, 4u,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_RD_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_WR_RAMECC_RAM_ID, 0u,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_WR_RAMECC_RAM_SIZE, 4u,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_WR_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_RD_RAMECC_RAM_ID, 0u,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_RD_RAMECC_RAM_SIZE, 4u,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_RD_RAMECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_RTI_GPU_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_MCU_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_IP_ECC_AGGR_MAIN_IPPHY_6_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_EDC_CTRL_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_RTI_CFG1_MAIN_GPU_SLV_STOG_7_EDC_CTRL RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_7_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_7_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_7_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_7 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_IPPHY_SAFE_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_0_J7AM_IPPHY_CBASS_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_IPPHY_VBUSM_L0_BRIDGE_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_6_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_6_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_6_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_6 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_4_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_4_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_4_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_4 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_IPPHY_TO_RC_VBUSP_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_EDC_CTRL_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_TO_IPPHY_VBUSM_L0_STOG_8_EDC_CTRL RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_5_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_5_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_5_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_5 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_3_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_3_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_3_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_3 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_BR_BR_SCRP_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRP_32B_CLK2_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_P2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_IPPHY_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_J7AM_IPPHY_SAFE_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_J7AM_IPPHY_SAFE_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_IPPHY_SAFE_DMSC_SLV_P2P_BRIDGE_IPPHY_SAFE_DMSC_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_J7AM_IPPHY_SAFE_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_J7AM_IPPHY_SAFE_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_CBASS_MAIN_FW_CBASS_0_J7AM_IPPHY_CBASS_MAIN_FW_CBASS_J7AM_FW_TO_FW_P2P_BRIDGE_J7AM_FW_TO_FW_BRIDGE_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_2_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_2 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_3_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_3_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_3_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_3 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_J7AM_IPPHY_SAFE_CBASS_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_2 RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_IPULSAR_SL_MAIN_0_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_RC_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_IJ7AM_IPPHY_CBASS_WRAP_0_IJ7AM_IPPHY_SAFE_CBASS_0_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_J7AM_IPPHY_SAFE_CBASS_EXPORT_J7AM_RC_TO_IPPHY_SWITCH_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_groupEntries[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_J7AM_MAIN_IP_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x40540000u,
SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_MemEntries[SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_CPSW_2GU_CORE_ECC_ECC_CTRL4_RAM_ID, 0u,
SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_CPSW_2GU_CORE_ECC_ECC_CTRL4_RAM_SIZE, 4u,
SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_CPSW_2GU_CORE_ECC_ECC_CTRL4_ROW_WIDTH, ((bool)false) },
{ SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_ID, 0u,
SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_SIZE, 4u,
SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_ROW_WIDTH, ((bool)false) },
{ SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_EST_RAM_RAM_ID, 0u,
SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_EST_RAM_RAM_SIZE, 4u,
SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_EST_RAM_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR

◆ SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_MemEntries

const SDL_MemConfig_t SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_MemEntries[SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_EMMCSD4SS_SDHC_WRAP_RXMEM_RAM_ID, 0u,
SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_EMMCSD4SS_SDHC_WRAP_RXMEM_RAM_SIZE, 4u,
SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_EMMCSD4SS_SDHC_WRAP_RXMEM_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM

◆ SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_MemEntries

const SDL_MemConfig_t SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_MemEntries[SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_EMMCSD4SS_SDHC_WRAP_TXMEM_RAM_ID, 0u,
SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_EMMCSD4SS_SDHC_WRAP_TXMEM_RAM_SIZE, 4u,
SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_EMMCSD4SS_SDHC_WRAP_TXMEM_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_MemEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SOC_FW_SAFEG_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SOC_FW_SAFEG_EDC_CTRL_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SOC_FW_SAFEG_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SOC_FW_SAFEG_EDC_CTRL RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_SRC_VBUSS_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_M2M_SRC_VBUSS RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SRC_P2M_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SRC_P2M_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SRC_P2M_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_FW_VBUSP_32B_SRC_P2M_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_DST_VBUSS_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_DST_VBUSS RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_M2M_VBUSS_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_ICOR_MCU_DATA_VBUSM_64B_M2M_VBUSS RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_SRC_VBUSS_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_DATA_VBUSM_64B_SRC_VBUSS RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_SRC_VBUSS_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_M2M_SRC_VBUSS RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_SRC_P2M_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_SRC_P2M_SRC_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IMCU_COR_INFRA_VBUSP_32B_SRC_P2M_SRC_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IVDC_DATA_SAFEG_VBUSM_64B_REF_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IVDC_DATA_SAFEG_VBUSM_64B_REF_EDC_CTRL_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IVDC_DATA_SAFEG_VBUSM_64B_REF_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IVDC_DATA_SAFEG_VBUSM_64B_REF_EDC_CTRL RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS0_SAFETY_GASKET_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS0_SAFETY_GASKET_EDC_CTRL_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS0_SAFETY_GASKET_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS0_SAFETY_GASKET_EDC_CTRL RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS1_SAFETY_GASKET_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS1_SAFETY_GASKET_EDC_CTRL_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS1_SAFETY_GASKET_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_I7_MCU_VBUSM_FSS1_SAFETY_GASKET_EDC_CTRL RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_PLL_MMR_MCU_0_J7VC_MCU_PLL_MMR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_PLL_MMR_MCU_0_J7VC_MCU_PLL_MMR_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_PLL_MMR_MCU_0_J7VC_MCU_PLL_MMR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_PLL_MMR_MCU_0_J7VC_MCU_PLL_MMR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_SEC_MMR_MCU_0_J7VC_MCU_SEC_MMR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_SEC_MMR_MCU_0_J7VC_MCU_SEC_MMR_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_SEC_MMR_MCU_0_J7VC_MCU_SEC_MMR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7VC_MCU_SEC_MMR_MCU_0_J7VC_MCU_SEC_MMR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CTRL_MMR_MCU_0_J7AM_MCU_CTRL_MMR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CTRL_MMR_MCU_0_J7AM_MCU_CTRL_MMR_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CTRL_MMR_MCU_0_J7AM_MCU_CTRL_MMR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CTRL_MMR_MCU_0_J7AM_MCU_CTRL_MMR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IJ7VCL_IEXPORT_VBUSM_64B_MST_MCU_0_MST_MTOG_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IJ7VCL_IEXPORT_VBUSM_64B_MST_MCU_0_MST_MTOG_EDC_CTRL_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IJ7VCL_IEXPORT_VBUSM_64B_MST_MCU_0_MST_MTOG_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IJ7VCL_IEXPORT_VBUSM_64B_MST_MCU_0_MST_MTOG_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IJ7VCL_IEXPORT_VBUSM_64B_MST_MCU_0_MST_MTOG_EDC_CTRL_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_IJ7VCL_IEXPORT_VBUSM_64B_MST_MCU_0_MST_MTOG_EDC_CTRL RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_P2P_BRIDGE_INAVSS_MCU_J7_MCU_0_MODSS_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_J7AM_MCU_FW_CBASS_MCU_FW_SCRP_32B_CLK4_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SCR_J7AM_MCU_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SCR_J7AM_MCU_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SCR_J7AM_MCU_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_ERR_SCR_J7AM_MCU_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_FW_CBASS_MCU_0_J7AM_MCU_FW_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_SRC_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU0_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU0_PMST_BRIDGE_DST_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_SRC_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_PMST_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_PMST_BRIDGE_DST_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_M2P_BRIDGE_BR_SCRM_64B_PCLK3_R5_TO_SCRP_32_PCLK6_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32B_PCLK3_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_J7AM_MCU_CBASS_ISA3SS_AM62_MCU_0_PKTDMA_MEM_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_P2M_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRM_64B_PCLK3_R5_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_P2P_BRIDGE_BR_SCRP_32_PCLK6_TO_SCRP_32_PCLK12_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IMSRAM128KX64E_MCU_0_CFG_P2P_BRIDGE_IMSRAM128KX64E_MCU_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_P2P_BRIDGE_IJ7AM_MCU_ECC_AGGR_MCU_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_P2P_BRIDGE_IPULSAR_SL_MCU_0_CPU1_CFG_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU2MAIN_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_MCU2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_P2P_BRIDGE_IVDC_SOC_FW_SAFEG_VBUSP_32B_REF_FWMCU2MAIN_SAFEG_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_P2P_BRIDGE_IJ7_MCU_VBUSM_SAFETY_GASKET_MCU_FSS_1_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_FW_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_MCU_CBASS_MCU_0_CBASS_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_2_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_2 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_3_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_3_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_3_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_3 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_4_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_4_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_4_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK6_SCR_EDC_CTRL_BUSECC_4 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_2_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_J7AM_MCU_CBASS_SCRP_32B_PCLK3_SCR_EDC_CTRL_BUSECC_2 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_2_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_2 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3_GROUP_7_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_J7AM_MCU_CBASS_SCRM_64B_PCLK3_R5_SCR_EDC_CTRL_BUSECC_3 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_J7AM_MCU_CBASS_SCRP_32_PCLK12_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_J7AM_MCU_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_J7AM_MCU_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_J7AM_MCU_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SCR_J7AM_MCU_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SCR_J7AM_MCU_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SCR_J7AM_MCU_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_ERR_SCR_J7AM_MCU_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_12_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_12_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_12_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_12_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_12_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_12_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_12_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_12_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_0_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_0 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_1_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_1 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_2_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_3_BUSECC_2 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_0_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_0 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_1_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_1 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_2_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_2 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_3_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_3_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_3_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_MCU_SYSCLK0_6_BUSECC_3 RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_RC_TO_MCU_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_CBASS_MCU_0_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_J7AM_MCU_CBASS_EXPORT_J7AM_MCU_TO_RC_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_groupEntries[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_J7AM_MCU_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_MemEntries[SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR

◆ SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_MemEntries[SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_RAM_ID, 0u,
SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_RAM_SIZE, 4u,
SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR

◆ SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_MemEntries[SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_RAM_ID, 0u,
SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_RAM_SIZE, 4u,
SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR

◆ SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_MemEntries[SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_CPSW_2GU_CORE_ECC_ECC_CTRL4_RAM_ID, 0u,
SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_CPSW_2GU_CORE_ECC_ECC_CTRL4_RAM_SIZE, 4u,
SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_CPSW_2GU_CORE_ECC_ECC_CTRL4_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_ID, 0u,
SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RAM_SIZE, 4u,
SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_EST_RAM_RAM_ID, 0u,
SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_EST_RAM_RAM_SIZE, 4u,
SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_EST_RAM_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR

◆ SDL_MCU_I3C0_I3C_S_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_I3C0_I3C_S_ECC_AGGR_MemEntries[SDL_MCU_I3C0_I3C_S_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_IBIR_QUEUE_RAM_ID, 0u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_IBIR_QUEUE_RAM_SIZE, 4u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_IBIR_QUEUE_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_SLV_DDR_RX_RAM_ID, 0u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_SLV_DDR_RX_RAM_SIZE, 4u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_SLV_DDR_RX_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_CMDR_QUEUE_RAM_ID, 0u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_CMDR_QUEUE_RAM_SIZE, 4u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_CMDR_QUEUE_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_SLV_DDR_TX_RAM_ID, 0u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_SLV_DDR_TX_RAM_SIZE, 4u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_SLV_DDR_TX_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_IBI_RAM_ID, 0u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_IBI_RAM_SIZE, 4u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_IBI_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_CMD_WRD1_RAM_ID, 0u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_CMD_WRD1_RAM_SIZE, 4u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_CMD_WRD1_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_TX_DATA_RAM_ID, 0u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_TX_DATA_RAM_SIZE, 4u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_TX_DATA_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_CMD_WRD0_RAM_ID, 0u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_CMD_WRD0_RAM_SIZE, 4u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_CMD_WRD0_ROW_WIDTH, ((bool)false) },
{ SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_RX_DATA_RAM_ID, 0u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_RX_DATA_RAM_SIZE, 4u,
SDL_MCU_I3C0_I3C_S_ECC_AGGR_I3C_RX_DATA_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_MCU_I3C0_I3C_S_ECC_AGGR

◆ SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_groupEntries[SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_MemEntries[SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR

◆ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_groupEntries[SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_groupEntries[SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_groupEntries[SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_groupEntries[SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC RAM ID

◆ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_groupEntries[SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL RAM ID

◆ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_groupEntries[SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_MemEntries[SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR

◆ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_groupEntries[SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_groupEntries[SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_groupEntries[SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_groupEntries[SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC RAM ID

◆ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_groupEntries[SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_MemEntries[SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR

◆ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_groupEntries[SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI0_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_groupEntries[SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_MEM_MST0_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_groupEntries[SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_PERIPH_M_MST0_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_groupEntries[SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_CPU0_AHB2VBUSP_EDC RAM ID

◆ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_groupEntries[SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_CFG_SCRP_INTERFACE0_GCLK_CLK_EDC_CTRL RAM ID

◆ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_groupEntries[SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_PULSAR_SL_CPU0_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_MemEntries[SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR

◆ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_groupEntries[SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_KSBUS_VBUSM2AXI1_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_groupEntries[SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_MEM_MST1_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_groupEntries[SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_PERIPH_M_MST1_EDC_CTRL_0 RAM ID

◆ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_groupEntries[SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_CPU1_AHB2VBUSP_EDC RAM ID

◆ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_groupEntries[SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_PULSAR_SL_CPU1_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0 RAM ID

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_0 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_1 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_2 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_VBUSMC2AXI_EW_V512D32E_D_HEDC_CTRL_3 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CTL_WRAP_VBUSP2AHB_EDC_CTRL_0 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_DST_EDC_CTRL_0 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_VOLTAGE_DOMAIN1_EDC_CTRL_0 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2M_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_VDC_DDR_EW_CFG_VBUSP_32B_REF_IM2P_EDC_CTRL_0 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CFG_GCLK_EDC_CTRL_0 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_SCR_SCR_EDC_CTRL_0 RAM ID

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_CBASS_CTL_CFG_P2P_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_MemEntries[SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_RESPONSE_BUFFER0_RAM_ID, 0u,
SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_RESPONSE_BUFFER0_RAM_SIZE, 4u,
SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_RESPONSE_BUFFER0_ROW_WIDTH, ((bool)false) },
{ SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_QUEUE_BUFFER0_RAM_ID, 0u,
SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_QUEUE_BUFFER0_RAM_SIZE, 4u,
SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_QUEUE_BUFFER0_ROW_WIDTH, ((bool)false) },
{ SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_STATE_BUFFER0_RAM_ID, 0u,
SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_STATE_BUFFER0_RAM_SIZE, 4u,
SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_STATE_BUFFER0_ROW_WIDTH, ((bool)false) },
{ SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_QUEUE_BUFFER1_RAM_ID, 0u,
SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_QUEUE_BUFFER1_RAM_SIZE, 4u,
SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_QUEUE_BUFFER1_ROW_WIDTH, ((bool)false) },
{ SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_QUEUE_BUFFER2_RAM_ID, 0u,
SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_QUEUE_BUFFER2_RAM_SIZE, 4u,
SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_TPRAM_DRU_QUEUE_BUFFER2_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR

◆ SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_CMD_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_CMD_EDC_CTRL_0_groupEntries[SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_CMD_EDC_CTRL_0 RAM ID

◆ SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_PSIL_CMD_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_PSIL_CMD_EDC_CTRL_0_groupEntries[SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_PSIL_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_DRU_UTC_DMPAC_CORE_PSIL_CMD_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_MemEntries

const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_MemEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_CFG_EDC_RAM_ID, 0u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_CFG_EDC_RAM_SIZE, 4u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_CFG_EDC_ROW_WIDTH, ((bool)false) },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CLEC_SRAM_RAMECC_RAM_ID, 0u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CLEC_SRAM_RAMECC_RAM_SIZE, 4u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CLEC_SRAM_RAMECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SCR_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SCR_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SCR_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SCR_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SLV_BRDG_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SLV_BRDG_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SLV_BRDG_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_DMSC_SLV_BRDG_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_BRDG_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_BRDG_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_BRDG_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_BRDG_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_BR_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_MMR_FW_CH_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_SCR_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_SCR_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_SCR_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_CBASS_SCR_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MMR_FW_EDC_CTL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MMR_FW_EDC_CTL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MMR_FW_EDC_CTL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MMR_FW_EDC_CTL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_PSI_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_PSI_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_PSI_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_PSI_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_0_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_0_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_0_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_0_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_1_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_1_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_1_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_1_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_ENG_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_ENG_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_ENG_EDC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_ENG_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_QUEUE_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_RD_BUF_EDC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_RD_BUF_EDC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_RD_BUF_EDC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_RD_BUF_EDC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_RD_BUF_EDC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_RD_BUF_EDC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_RD_BUF_EDC_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_RD_BUF_EDC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_MMR_FW_P2P_BRIDGE_DST_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_DMSC_WRAP_CBASS_CBASS_VBUSP_DRU0_FW_P2P_BRIDGE_DST_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_MSMC_MMR_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_MSMC_MMR_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_MSMC_MMR_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_MSMC_MMR_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_POSTARB_PIPE_CFG_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_POSTARB_PIPE_CFG_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_POSTARB_PIPE_CFG_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_POSTARB_PIPE_CFG_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_POSTARB_PIPE_CFG_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_POSTARB_PIPE_CFG_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_POSTARB_PIPE_CFG_BUSECC_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_POSTARB_PIPE_CFG_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_SLV_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_SLV_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_SLV_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_SLV_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_SLV_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_SLV_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC_GROUP_7_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU0_MST_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC_GROUP_7_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DRU1_MST_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_SLV_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_SLV_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_SLV_PIPE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_SLV_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF0_MST_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_SLV_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_SLV_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_SLV_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU0_MST_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_SLV_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_SLV_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_SLV_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU4_MST_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_SLV_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_SLV_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_SLV_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU5_MST_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_SLV_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_SLV_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_SLV_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC_GROUP_9_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU8_MST_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_SLV_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_SLV_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_SLV_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_SLV_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC_GROUP_9_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CPU9_MST_LOCAL_ARB_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_DATA_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_DATA_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_DATA_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_DATA_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_DATA_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_DATA_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_DATA_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_DATA RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_CACHE_TAG_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_CACHE_TAG_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_CACHE_TAG_PIPE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_CACHE_TAG_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_1_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_1 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_QUEUE_BUSECC_2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_RMW_TAG_UPDATE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_RMW_TAG_UPDATE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_RMW_TAG_UPDATE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_RMW_TAG_UPDATE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_SRAM_SF_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_SRAM_SF_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_SRAM_SF_PIPE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW0_SRAM_SF_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM0_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM0_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM0_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM0_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK0_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK0_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK0_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK0_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_CACHE_TAG_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_CACHE_TAG_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_CACHE_TAG_PIPE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_CACHE_TAG_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_1_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_1 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_QUEUE_BUSECC_2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_RMW_TAG_UPDATE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_RMW_TAG_UPDATE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_RMW_TAG_UPDATE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_RMW_TAG_UPDATE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_SRAM_SF_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_SRAM_SF_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_SRAM_SF_PIPE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW1_SRAM_SF_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM1_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM1_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM1_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM1_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK1_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK1_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK1_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK1_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_CACHE_TAG_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_CACHE_TAG_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_CACHE_TAG_PIPE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_CACHE_TAG_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_1_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_1 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_QUEUE_BUSECC_2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_RMW_TAG_UPDATE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_RMW_TAG_UPDATE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_RMW_TAG_UPDATE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_RMW_TAG_UPDATE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_SRAM_SF_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_SRAM_SF_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_SRAM_SF_PIPE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW2_SRAM_SF_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM2_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM2_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM2_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM2_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK2_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK2_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK2_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK2_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_CACHE_TAG_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_CACHE_TAG_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_CACHE_TAG_PIPE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_CACHE_TAG_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_1_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_1 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_QUEUE_BUSECC_2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_RMW_TAG_UPDATE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_RMW_TAG_UPDATE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_RMW_TAG_UPDATE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_RMW_TAG_UPDATE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_SRAM_SF_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_SRAM_SF_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_SRAM_SF_PIPE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RMW3_SRAM_SF_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM3_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM3_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM3_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_SRAM3_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK3_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK3_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK3_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_DATARAM_BANK3_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_SLV_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_SLV_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_SLV_PIPE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_SLV_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF1_MST_PIPE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_DST_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_DST_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_DST_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_DST_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_0_VSAFE_SI_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_0_VSAFE_SI_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_0_VSAFE_SI_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_0_VSAFE_SI RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_1_VSAFE_SI_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_1_VSAFE_SI_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_1_VSAFE_SI_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EMIF_1_VSAFE_SI RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CLEC_J7AE_CLEC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CLEC_J7AE_CLEC_EDC_CTRL_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CLEC_J7AE_CLEC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CLEC_J7AE_CLEC_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CLEC_J7AE_CLEC_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_CLEC_J7AE_CLEC_EDC_CTRL_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_MMR_FW_EDC_CTL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_MMR_FW_EDC_CTL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_MMR_FW_EDC_CTL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_MMR_FW_EDC_CTL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_DST_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RACK_CID_QUEUE RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_RD_BARRIER_QUEUE RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNOOP_CMD_ID_QUEUE RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_DATA_BUF_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_DATA_BUF_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_DATA_BUF_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_DATA_BUF_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_DATA_BUF_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_DATA_BUF RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_RESP_BUF_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_RESP_BUF_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_RESP_BUF_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_RESP_BUF_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_RESP_BUF_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_SNP_RESP_BUF RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WACK_CID_QUEUE RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WR_BARRIER_QUEUE RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WRITE_RESP_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WRITE_RESP_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WRITE_RESP_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_WRITE_RESP RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_1_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_1 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_EN_MSMC_P0_BUSECC_MSMC_CMD_BUFFER RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_J7AE_MSMC_ECC_AGGR0_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_MemEntries

const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_MemEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_WR_RAMECC_RAM_ID, 0u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_WR_RAMECC_RAM_SIZE, 4u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_WR_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_RD_RAMECC_RAM_ID, 0u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_RD_RAMECC_RAM_SIZE, 4u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_RD_RAMECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_MMR_FW_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_MMR_FW_BRIDGE_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_MMR_FW_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_MMR_FW_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_FW_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_FW_BRIDGE_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_FW_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_DRU0_FW_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CBASS_SCR_SCR_EDC_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CBASS_SCR_SCR_EDC_BUSECC_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CBASS_SCR_SCR_EDC_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CBASS_SCR_SCR_EDC_BUSECC_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_BOOT_EDC_CTRL_BUSECC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_BOOT_EDC_CTRL_BUSECC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_BOOT_EDC_CTRL_BUSECC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_BOOT_EDC_CTRL_BUSECC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_EMULATION_EDC_CTRL_BUSECC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_EMULATION_EDC_CTRL_BUSECC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_EMULATION_EDC_CTRL_BUSECC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_EMULATION_EDC_CTRL_BUSECC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_PRIVID_EDC_CTRL_BUSECC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_PRIVID_EDC_CTRL_BUSECC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_PRIVID_EDC_CTRL_BUSECC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DMSC_MMR_PRIVID_EDC_CTRL_BUSECC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_CLK4_CLK_EDC_CTRL_CBASS_INT_CLK4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_CLK4_CLK_EDC_CTRL_CBASS_INT_CLK4_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_CLK4_CLK_EDC_CTRL_CBASS_INT_CLK4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_CLK4_CLK_EDC_CTRL_CBASS_INT_CLK4_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_J7AE_MSMC_CFG_WRAP_CBASS_SCR1_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR0_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR1_P2P_BRIDGE_VBUSP_MSMC_ECC_AGGR1_BRIDGE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_WRAP_CBASS_CBASS_CLK4_CLK_CLK_EDC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_WRAP_CBASS_CBASS_CLK4_CLK_CLK_EDC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_WRAP_CBASS_CBASS_CLK4_CLK_CLK_EDC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_WRAP_CBASS_CBASS_CLK4_CLK_CLK_EDC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_DST_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_M2M_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_REASSEMBLY_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_REASSEMBLY_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_REASSEMBLY_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_REASSEMBLY_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_REASSEMBLY_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_EN_MSMC_P0_VBUSP_CFG_SRC_P2M_REASSEMBLY_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC_GROUP_11_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_REASSEMBLY_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_REASSEMBLY_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_REASSEMBLY_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_REASSEMBLY_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_REASSEMBLY_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSM_GICSS_P2M_BRIDGE_VBUSM_GICSS_BRIDGE_REASSEMBLY_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS0_P2P_BRIDGE_VBUSP_DDRSS0_BRIDGE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_DDRSS1_P2P_BRIDGE_VBUSP_DDRSS1_BRIDGE_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_M2M_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_M2M_SRC_VBUSS_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_M2M_SRC_VBUSS RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC_GROUP_11_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_REASSEMBLY_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_REASSEMBLY_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_REASSEMBLY_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_REASSEMBLY_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_REASSEMBLY_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS0_SRC_P2M_REASSEMBLY_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_M2M_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_M2M_SRC_VBUSS_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_M2M_SRC_VBUSS RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC_GROUP_11_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_REASSEMBLY_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_REASSEMBLY_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_REASSEMBLY_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_REASSEMBLY_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_REASSEMBLY_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_DDRSS1_SRC_P2M_REASSEMBLY_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_DST_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_DST_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_DST_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_GICSS_M2M_BRIDGE_DST_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP4_P2P_BRIDGE_VBUSP4_CFG_DSP4_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP4_CFG_DSP5_P2P_BRIDGE_VBUSP4_CFG_DSP5_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR2_P2P_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR2_P2P_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR2_P2P_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR2_P2P_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR2_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR3_P2P_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR3_P2P_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR3_P2P_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_CFG_ECC_AGGR3_P2P_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_VBUSP_MSMC_ECC_AGGR3_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC0_FW_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC4_FW_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_VBUSP_DMSC_CBASS_CPAC5_FW_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_CFG_WRAP_CBASS_GICSS_VBUSM_GASKET_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_GICSS_VBUSM_GASKET_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_J7AE_MSMC_ECC_AGGR1_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_MemEntries

const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_MemEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_COREPAC_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE0_P2P_BRIDGE_CORE_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_CORE1_P2P_BRIDGE_CORE_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_VBUSP_ECC_COREPAC_P2P_BRIDGE_CORE_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_SCR1_SCR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_SCR1_SCR_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_SCR1_SCR_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_SCR1_SCR_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_A72_J7_1MB_WRAP_A72_DUAL_MID_CBASS_DIVH_CLK2_CLK_CLK_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_SRC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_SRC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_DST_VBUSS RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_M2M_VBUSS_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_M2M_M2M_VBUSS RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_VBUSP_CFG_DST_M2P_DST_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_MemEntries

const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_MemEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU0_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_MemEntries

const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_MemEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_A72_J7_1MB_WRAP_A72_DUAL_MID_ECC_AGGR_CPU1_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_VBUSP_ECCAGGR_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_SCR_SCR_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_10_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_11_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_11_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_12_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_CFG_CBASS_CFG_CBASS_CLK1_CLK_CLK_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_9_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_10_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_DMSC_CBASS_DMSC_FW_CBASS_CLK1_CLK_CLK_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_UMC_FW_MDMA_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_DP RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE0_P2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_DP RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE1_P2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_DP RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE2_P2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_DP RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_PIPE3_P2 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_DMC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_BUSECC_TAGRAM_DMC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_0_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_SE_1_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_PMC_BUSECC RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_AC71_COREPAC_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_MemEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_ICB_RAMECC_RAM_ID, 0u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_ICB_RAMECC_RAM_SIZE, 4u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_ICB_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_ITE_RAMECC_RAM_ID, 0u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_ITE_RAMECC_RAM_SIZE, 4u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_ITE_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_LPI_RAMECC_RAM_ID, 0u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_LPI_RAMECC_RAM_SIZE, 4u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_LPI_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_AXI2VBUSM_KSBUS_AXI2VBUSM_R_RDATA_BUFFER_RAM_ID, 0u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_AXI2VBUSM_KSBUS_AXI2VBUSM_R_RDATA_BUFFER_RAM_SIZE, 4u,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_AXI2VBUSM_KSBUS_AXI2VBUSM_R_RDATA_BUFFER_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_VBUSM2AXI_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_VBUSM2AXI_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_VBUSM2AXI_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_VBUSM2AXI_EDC_CTRL_0 RAM ID

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_AXI2VBUSM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_AXI2VBUSM_EDC_CTRL_0_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_AXI2VBUSM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_GIC500SS_4_2_AXI2VBUSM_EDC_CTRL_0 RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_MemEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_WR_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_WR_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_WR_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_RD_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_RD_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_RD_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_RD_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_RD_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_RD_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_WR_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_WR_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_WR_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_RD_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_RD_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_RD_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_WR_RAMECC_RAM_ID, 0u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_WR_RAMECC_RAM_SIZE, 4u,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_WR_RAMECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_EDC_CTRL_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_B_VBUSM_L0_STOG_1_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_FW_TO_J7AM_FW_P2P_BRIDGE_FW_TO_J7AM_FW_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CBASS_MAIN_FW_CBASS_0_J7AM_AC_CBASS_MAIN_FW_CBASS_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_AC_CFG_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_J7AM_AC_CFG_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_EDC_CTRL_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_TO_QM_VBUSM_L0_STOG_2_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SCR_J7AM_AC_CFG_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SCR_J7AM_AC_CFG_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SCR_J7AM_AC_CFG_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ERR_SCR_J7AM_AC_CFG_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_AC_CFG_TO_B_VBUSM_L0_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_6_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_AC_CFG_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_EDC_CTRL_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_NAVSS_TO_AC_NON_SAFE_STOG_0_EDC_CTRL RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_J7AM_AC_CFG_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_NON_SAFE_CBASS_0_J7AM_AC_CFG_NON_SAFE_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_P2P_BRIDGE_IJ7AM_MAIN_AC_ECC_AGGR_MAIN_AC_9_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_J7AM_AC_CFG_CBASS_SCRP_32B_CLK4_DIAG_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_J7AM_AC_CFG_CBASS_SCRM_32B_CLK2_MAIN_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_BR_BR_SCRM_32B_CLK2_L0_M2P_BRIDGE_BR_BR_SCRM_32B_CLK2_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_AC_CFG_TO_QM_VBUSM_L0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_1_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_NAVSS2AC_0_CFG_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR2_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_NON_SAFE_CBASS_0_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_J7AM_AC_NON_SAFE_CBASS_INAVSS512J7AM_MAIN_0_AC_SLV0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_SRAM0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_MERGER_CBASS_0_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_J7AM_AC_MERGER_CBASS_INAVSS512J7AM_MAIN_0_AC_DDR0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_AC_CFG_CBASS_EXPORT_J7AM_IPPHY_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_IJ7AM_AC_CFG_CBASS_0_J7AM_AC_CFG_CBASS_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_M2P_BRIDGE_ISLAVE_SAFETY_GASKET_MAIN_ACCFG2ACCFG_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_groupEntries[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_J7AM_MAIN_AC_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x2798000u,
SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x2788000u,
SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x2718000u,
SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x2738000u,
SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x2728000u,
SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x2778000u,
SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x2768000u,
SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_groupEntries[SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0 RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_CPU1_SLV_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_PMST_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_RMST1_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_PBDG_WMST1_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_RMST1_MTOG_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_M2M_MEMBDG_WMST1_MTOG_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IDOM1_P2P_CPU1_CFG_SLV_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_groupEntries[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_IJ7VC_DOM1_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_MemEntries

const SDL_MemConfig_t SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_MemEntries[SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F0_TPRAM_216X128_SBW_SR_RAM_ID, 0u,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F0_TPRAM_216X128_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F0_TPRAM_216X128_SBW_SR_ROW_WIDTH, ((bool)false) },
{ SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F1_TPRAM_216X128_SBW_SR_RAM_ID, 0u,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F1_TPRAM_216X128_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F1_TPRAM_216X128_SBW_SR_ROW_WIDTH, ((bool)false) },
{ SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F0_TPRAM_216X144_SBW_SR_RAM_ID, 0u,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F0_TPRAM_216X144_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F0_TPRAM_216X144_SBW_SR_ROW_WIDTH, ((bool)false) },
{ SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F1_TPRAM_216X144_SBW_SR_RAM_ID, 0u,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F1_TPRAM_216X144_SBW_SR_RAM_SIZE, 4u,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F1_TPRAM_216X144_SBW_SR_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR

◆ SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x27B8000u,
SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x27D8000u,
SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x27C8000u,
SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x02698000u,
SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x02688000u,
SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x026B8000u,
SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_1_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_J7AM_PULSAR1_MEM_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_M2P_BRIDGE_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_IPPHY_VBUSP_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_OC_MSRAM10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_J7AM_AC_PIPE_FW_CBASS_P2P_BRIDGE_J7AM_AC_PIPE_FW_CBASS_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_SYSCLK0_2_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_2_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_1_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_MEM_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_MAIN_SYSCLK0_4_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_4_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_J7AM_PULSAR1_MEM_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_MAIN_SYSCLK0_1_CLK_EDC_CTRL_CBASS_INT_MAIN_SYSCLK0_1_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_MEM_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_M2P_BRIDGE_IJ7AM_PULSAR1_PERIPH_SWITCH_CBASS_MAIN_0_CBASS_ERR_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_SCRM_32B_CLK2_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_MEM_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_MEM_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_8_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_MEM_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_DST_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_CBASS_MAIN_FW_CBASS_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_P2P_BRIDGE_PULSAR1_PERIPH_SWITCH_CBASS_DMSC_SLV_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_HWA_STRM_RT_BRIDGE_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC0_STRM_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CFG_J7AM_DMPAC_VPAC_PSILSS_CFG_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC_GROUP_9_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_MAIN_CLK_EDC_CTRL_CBASS_INT_MAIN_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC0_STRM_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_HWA_STRM_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_DMPAC_STRM_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC1_TC1_STRM_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_J7AM_DMPAC_VPAC_PSILSS_L2P_VPAC0_TC1_STRM_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_J7AM_DMPAC_VPAC_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHWA_PSIL_RETIME_BRIDGE_HWA_PSIL_RETIME_BRIDGE_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHWA_PSIL_RETIME_BRIDGE_HWA_PSIL_RETIME_BRIDGE_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHWA_PSIL_RETIME_BRIDGE_HWA_PSIL_RETIME_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHWA_PSIL_RETIME_BRIDGE_HWA_PSIL_RETIME_BRIDGE_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC0_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_DMPAC_STRM_RT_BRIDGE_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC1_STRM_RT_BRIDGE_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_DMPAC_VPAC_PSILSS_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_J7AM_DMPAC_VPAC_PSILSS_VPAC1_TC0_STRM_RT_BRIDGE_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC_CFG_P2P_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IJ7AM_HC_PIPE1_PHYS__IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_2_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_3_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_4_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_5_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_6_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_7_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_8_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_9_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC_CFG_P2P_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_IMSRAM16KX256E_MAIN_2_SLV_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST0_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_WMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_J7AM_PULSAR1_MEM_CBASS_SCRM_128B_CLK1_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_IPULSAR_SL_MAIN_2_PBDG_RMST1_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR1_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_DDR2_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SRAM0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_AC_SLV0_J7AM_256B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_J7AM_PULSAR1_MEM_CBASS_INAVSS512J7AM_MAIN_0_PULSAR10_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_DST_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IHC2_TO_RC_VBUSM_L1_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_IRC_TO_HC2_VBUSM_L0_1_J7AM_128B_M2M_RETIME_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_J7AM_PULSAR1_PERIPH_SWITCH_CBASS_EXPORT_J7AM_PULSAR1_PERIPH_SWITCH_TO_AC_CFG_VBUSM_L0_M2M_BRIDGE_SRC_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_groupEntries[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_J7AM_AC_PIPE_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x02708000u,
SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_WR_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_WR_SRC_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_WR_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_WR_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_M2M_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_M2M_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_DST_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_DST_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV1_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_M2M_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_DST_M2P_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_DST_M2P_SRC_BUSECC_groupEntries[SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_DST_M2P_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_M2M_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_M2M_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_M2M_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_MST0_SRC_NB_MST0_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_MST0_SRC_NB_MST0_SRC_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_MST0_SRC_NB_MST0_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_MST0_SRC_NB_MST0_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_RD_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_RD_SRC_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_RD_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_DATA_VBUSM_64B_SRC_MSMC_GIC_MEM_RD_SRC_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_DST_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_DST_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV0_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_DST_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV3_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_DST_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_CC_SOC_CFG_VBUSP_32B_DST_MSMC_VBUSP_CFG_M2M_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_DST_M2P_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_DST_M2P_SRC_BUSECC_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_DST_M2P_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_DST_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_M2M_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV2_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_M2M_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_ECC_AGGR_DST_NB_ECC_AGGR_CFG_M2M_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_DST_M2P_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_DST_M2P_SRC_BUSECC_groupEntries[SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_DST_M2P_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_CC_SOC_DMSC_VBUSP_32B_DST_MSMC_VBUSP_DMSC_DST_M2P_SRC_BUSECC RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_DST_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_DST_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_DST_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_DST_VBUSS RAM ID

◆ SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_M2M_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_M2M_VBUSS_groupEntries[SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_M2M_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_VDC_J7_NAV_NB_SLV_DST_NB_SLV4_M2M_VBUSS RAM ID

◆ SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PSIL_RETIME_BR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PSIL_RETIME_BR_EDC_CTRL_BUSECC_groupEntries[SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PSIL_RETIME_BR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PSIL_RETIME_BR_EDC_CTRL_BUSECC RAM ID

◆ SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_groupEntries[SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_ECC_AGGR11_J7AM_NAVSS512_NBSS_PHYS_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_MemEntries[SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID, 0x02748000u,
SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_SIZE, 4u,
SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ROW_WIDTH, ((bool)true) },
}

This structure holds the memory config for each memory subtype SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_CHECKER_TYPE,
SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_GROUP_0_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_MemEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_RD_RAMECC_RAM_ID, 0u,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_RD_RAMECC_RAM_SIZE, 4u,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_RD_RAMECC_ROW_WIDTH, ((bool)false) },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_WR_RAMECC_RAM_ID, 0u,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_WR_RAMECC_RAM_SIZE, 4u,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_WR_RAMECC_ROW_WIDTH, ((bool)false) },
}

This structure holds the memory config for each memory subtype SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_P2P_BRIDGE_IVDC_INFRA_SAFEG_VBUSP_32B_REF_WKUP2MAIN_INFRA_SAFEG_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_HSM_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_HSM_VBUSP_S_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ISMS_WKUP_0_TIFS_VBUSP_S_P2P_BRIDGE_ISMS_WKUP_0_TIFS_VBUSP_S_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_FW_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_0_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_0 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_P2P_BRIDGE_IJ7AM_WKUP_CBASS_WKUP_0_CBASS_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_J7AM_WKUP_CBASS_CBASS_INT_DMSC_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_SRC_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_SRC_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_3_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_3_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_3_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_3_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_3_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC_GROUP_10_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_P2P_BRIDGE_EXPORT_J7AM_WKUP_TO_MAIN_INFRA_VBUSP_L0_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_M2P_BRIDGE_EXPORT_J7AM_MCU_TO_WKUP_VBUSM_L0_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SCR_J7AM_WKUP_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SCR_J7AM_WKUP_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SCR_J7AM_WKUP_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_ERR_SCR_J7AM_WKUP_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC_GROUP_7_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_J7AM_WKUP_CBASS_CBASS_DEFAULT_MMRS_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_P2P_BRIDGE_IJ7AM_WAKEUP_ECC_AGGR_WKUP_0_CFG_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_P2P_BRIDGE_BR_SCRP_32B_PCLK4_DMSC_TO_SCRP_32B_PCLK8_WAKEUP_L0_BRIDGE_DST_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_P2M_BRIDGE_EXPORT_J7AM_WKUP_TO_MCU_VBUSM_L0_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_4_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_5_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_5_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_6_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_6_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_7_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_7_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_8_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_8_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_9_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_9_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_10_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_10_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_11_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_11_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_12_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC_GROUP_12_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_IK3VTM_N16FFC_WKUP_0_VBUSP_P2P_BRIDGE_IK3VTM_N16FFC_WKUP_0_VBUSP_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_1_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_WKUP_MCU_SYSCLK0_6_CLK_EDC_CTRL_CBASS_INT_WKUP_MCU_SYSCLK0_6_BUSECC_1 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_1_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK4_DMSC_SCR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_0_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_J7AM_WKUP_CBASS_SCRP_32B_PCLK8_WAKEUP_SCR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CBASS_WKUP_0_J7AM_WKUP_CBASS_DMSC_SLV_P2P_BRIDGE_DMSC_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_INFRA_SAFEG_EDC_CTRL RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_SRC_VBUSS_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_SRC_VBUSS_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_SRC_VBUSS_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_M2M_SRC_VBUSS RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_9_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_9_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_9_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_9 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_SRC_P2M_SRC_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_SRC_P2M_SRC_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_SRC_P2M_SRC_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_IWKU_COR_DATA_VBUSP_32B_SRC_P2M_SRC_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_0_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_0_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_0 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_1_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_1_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_1 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_2_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_2_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_2_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_2 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_3_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_3_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_3_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_3 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_4_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_4_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_4_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_4 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_5_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_5_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_5_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_5 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_6_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_6_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_6_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_6 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_7_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_7_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_7_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_7 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_8_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_8_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_8_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WKUP_CTRL_MMR_EDC_CTRL_BUSECC_8 RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_J7AM_WKUP_FW_CBASS_SCRP_WKUP_FW_CLK4_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC_GROUP_4_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_J7AM_WKUP_FW_CBASS_CBASS_DEFAULT_ERR_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SLV_P2P_BRIDGE_ERR_SLV_BRIDGE_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SCR_J7AM_WKUP_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SCR_J7AM_WKUP_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SCR_J7AM_WKUP_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7_WKUP_FW_CBASS_WKUP_0_J7AM_WKUP_FW_CBASS_ERR_SCR_J7AM_WKUP_FW_CBASS_ERR_SCR_EDC_CTRL_BUSECC RAM ID

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_groupEntries[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_J7AM_WAKEUP_ECC_AGGR_EDC_CTRL RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_MemEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_0_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_0_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_1_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_1_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_2_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_2_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_3_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_3_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_4_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_4_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_5_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL_GROUP_5_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_ECCAGGR_EDC_CTRL RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PKTDMA_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PKTDMA_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PKTDMA_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PKTDMA_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_INTAGGR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_INTAGGR_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_INTAGGR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_INTAGGR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_1_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_1_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_1_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_RINGACC_EDC_CTRL_1 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_SEC_PROXY_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_SEC_PROXY_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_SEC_PROXY_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_SEC_PROXY_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_IPCSS_VBM_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_IPCSS_VBM_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_IPCSS_VBM_DST_M2M_BRIDGE_SRC_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_IPCSS_VBM_DST_M2M_BRIDGE_SRC_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_SCR_SCR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_CBASS_VD2GCLK_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_MSRAM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_MSRAM_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_MSRAM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_IPCSS_MSRAM_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_SAUL0_PSIL_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_SAUL0_PSIL_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_SAUL0_PSIL_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_SAUL0_PSIL_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_STRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_STRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_STRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_STRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_SAFEG_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_SAFEG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_SAFEG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PKTDMA_CFGSTRM_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_PSILCFG_CFGSTRM_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_SAUL0_PSIL_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_SAUL0_PSIL_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_SAUL0_PSIL_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_SAUL0_PSIL_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_STRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_STRM_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_STRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_STRM_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_CFGSTRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_CFGSTRM_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PKTDMA_CFGSTRM_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_EVT_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_EVT_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_EVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_EVT_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_EVT_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_EVT_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_EVT_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_EVT_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_CEVT_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_CEVT_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_CEVT_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_CEVT_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_CEVT_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_CEVT_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_CEVT_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_CEVT_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_MEVT_IN_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_MEVT_IN_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_MEVT_IN_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_MEVT_IN_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_MEVT_IN_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_MEVT_IN_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_MEVT_IN_EDC_CTRL_0_GROUP_1_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_INTAGGR_MEVT_IN_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PSILCFG_CFGSTRM_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PSILCFG_CFGSTRM_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PSILCFG_CFGSTRM_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_L2P_PSILCFG_CFGSTRM_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0_GROUP_2_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CFG_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_DATA_SCR1_SCR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_RESP_SCR2_SCR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_SCR3_SCR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_6_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_7_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_7_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_8_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_8_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_9_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0_GROUP_9_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_PSILSS_CBASS_ETL_VD2GCLK_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
static
Initial value:
=
{
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_0_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_1_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_2_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_3_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_4_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_5_WIDTH },
{ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_CHECKER_TYPE,
SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0_GROUP_6_WIDTH },
}

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_DMSS_CFG_P2P_BRIDGE_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_SCR_SCR_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_VD2GCLK_EDC_CTRL_0_groupEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_VD2GCLK_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_DMSS_HSM_CFG_CBASS_VD2GCLK_EDC_CTRL_0 RAM ID

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_MemEntries[SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR

◆ SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_MemEntries[SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR

◆ SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_CMD_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_CMD_EDC_CTRL_0_groupEntries[SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_CMD_EDC_CTRL_0 RAM ID

◆ SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_PSIL_CMD_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_PSIL_CMD_EDC_CTRL_0_groupEntries[SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_PSIL_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_32CH_CORE_PSIL_CMD_EDC_CTRL_0 RAM ID

◆ SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_CMD_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_CMD_EDC_CTRL_0_groupEntries[SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_CMD_EDC_CTRL_0 RAM ID

◆ SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_PSIL_CMD_EDC_CTRL_0_groupEntries

const SDL_GrpChkConfig_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_PSIL_CMD_EDC_CTRL_0_groupEntries[SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_PSIL_CMD_EDC_CTRL_0_MAX_NUM_CHECKERS]
static

This structure holds the ECC interconnect Group Checker information for

SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_DRU_R30_UTC_64CH_CORE_PSIL_CMD_EDC_CTRL_0 RAM ID

◆ SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_MemEntries[SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR

◆ SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_MemEntries

const SDL_MemConfig_t SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_MemEntries[SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_RAM_IDS_TOTAL_ENTRIES]
static

This structure holds the memory config for each memory subtype SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR

◆ SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RamIdTable

const SDL_RAMIdEntry_t SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RamIdTable[SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_NUM_RAMS]
static
Initial value:
=
{
{ SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_RAM_ID,
SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_INJECT_TYPE,
SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_ECC_TYPE,
SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_groupEntries[SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:166

This structure holds the list of Ram Ids for each memory subtype in SDL_DSS_DSI0_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS

◆ SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_RamIdTable[SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_IVC_DOM1_ECC_AGGR17_IJ7VC_DOM1_ECC_AGGR

◆ SDL_WKUP_SMS0_SMS_HSM_ECC_RamIdTable

const SDL_RAMIdEntry_t SDL_WKUP_SMS0_SMS_HSM_ECC_RamIdTable[SDL_WKUP_SMS0_SMS_HSM_ECC_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_WKUP_SMS0_SMS_HSM_ECC

◆ SDL_WKUP_SMS0_SMS_TIFS_ECC_RamIdTable

const SDL_RAMIdEntry_t SDL_WKUP_SMS0_SMS_TIFS_ECC_RamIdTable[SDL_WKUP_SMS0_SMS_TIFS_ECC_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_WKUP_SMS0_SMS_TIFS_ECC

◆ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_RamIdTable[SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_RAM_ID,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_INJECT_TYPE,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_ECC_TYPE,
0u,
NULL },
{ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_RAM_ID,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_INJECT_TYPE,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_ECC_TYPE,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS,
{ SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_RAM_ID,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_INJECT_TYPE,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_ECC_TYPE,
SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_groupEntries[SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:5742
static const SDL_GrpChkConfig_t SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_groupEntries[SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:5585

This structure holds the list of Ram Ids for each memory subtype in SDL_MSRAM_512K1_MSRAM16KX256E_ECC_AGGR

◆ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_RamIdTable[SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_RAM_ID,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_INJECT_TYPE,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_ECC0_ECC_TYPE,
0u,
NULL },
{ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_RAM_ID,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_INJECT_TYPE,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_ECC_TYPE,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS,
{ SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_RAM_ID,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_INJECT_TYPE,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_ECC_TYPE,
SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_groupEntries[SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:5931
static const SDL_GrpChkConfig_t SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_groupEntries[SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR_MSRAM16KX256E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:5774

This structure holds the list of Ram Ids for each memory subtype in SDL_MSRAM_512K0_MSRAM16KX256E_ECC_AGGR

◆ SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_RamIdTable[SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_RAM_ID,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_INJECT_TYPE,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_ECC_TYPE,
0u,
NULL },
{ SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_RAM_ID,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_INJECT_TYPE,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_ECC_TYPE,
0u,
NULL },
{ SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_RAM_ID,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_INJECT_TYPE,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_ECC_TYPE,
0u,
NULL },
{ SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_RAM_ID,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_INJECT_TYPE,
SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR_PDMA_J7VC_MAIN_SPI_G0_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_PDMA6_PDMA_J7VC_MAIN_SPI_G0_ECCAGGR

◆ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_RamIdTable[SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_RAM_ID,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_INJECT_TYPE,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_ECC_TYPE,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS,
{ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_ECC_RAM_ID,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_ECC_INJECT_TYPE,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0_RAM_ID,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0_INJECT_TYPE,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0_ECC_TYPE,
SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0_groupEntries[SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_PSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:6004
static const SDL_GrpChkConfig_t SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_groupEntries[SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR_PSRAM256X32E_16FFC_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:5983

This structure holds the list of Ram Ids for each memory subtype in SDL_PSRAMECC0_PSRAM256X32E_16FFC_ECC_AGGR

◆ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_RamIdTable[SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_ECC0_RAM_ID,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_ECC0_INJECT_TYPE,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_ECC0_ECC_TYPE,
0u,
NULL },
{ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0_RAM_ID,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0_INJECT_TYPE,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0_ECC_TYPE,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS,
{ SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_RAM_ID,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_INJECT_TYPE,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_ECC_TYPE,
SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0_groupEntries[SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_MSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:6062
static const SDL_GrpChkConfig_t SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_groupEntries[SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR_MSRAM128KX64E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:6203

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_MSRAM_1MB0_MSRAM128KX64E_ECC_AGGR

◆ SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_RamIdTable[SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_ECC_AGGR4_J7AM_MAIN_RC_ECC_AGGR

◆ SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_RamIdTable[SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_USB3P0SS_16FFC_USB3P0SS_CORE_USB3P0_KSBUS_AXI2VBUSM_KSBUS_AXI2VBUSM_R_RDATA_BUFFER_RAM_ID,
SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_USB3P0SS_16FFC_USB3P0SS_CORE_USB3P0_KSBUS_AXI2VBUSM_KSBUS_AXI2VBUSM_R_RDATA_BUFFER_INJECT_TYPE,
SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR_USB3P0SS_16FFC_USB3P0SS_CORE_USB3P0_KSBUS_AXI2VBUSM_KSBUS_AXI2VBUSM_R_RDATA_BUFFER_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_USB0_USB3P0SS_16FFC_USB3P0SS_CORE_A_ECC_AGGR

◆ SDL_MCU_I3C1_I3C_S_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_I3C1_I3C_S_ECC_AGGR_RamIdTable[SDL_MCU_I3C1_I3C_S_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_I3C1_I3C_S_ECC_AGGR

◆ SDL_MCU_I3C1_I3C_P_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_I3C1_I3C_P_ECC_AGGR_RamIdTable[SDL_MCU_I3C1_I3C_P_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_RAM_ID,
SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_INJECT_TYPE,
SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_ECC_TYPE,
SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_groupEntries[SDL_MCU_I3C1_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:19031

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_I3C1_I3C_P_ECC_AGGR

◆ SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:19055

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN16_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_RamIdTable[SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_RAM_ID,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_INJECT_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_ECC_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_MAX_NUM_CHECKERS,
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXIMFIFO_RAM_ID,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXIMFIFO_INJECT_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXIMFIFO_ECC_TYPE,
0u,
NULL },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISFIFO_RAM_ID,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISFIFO_INJECT_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISFIFO_ECC_TYPE,
0u,
NULL },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_DIBRAM_RAM_ID,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_DIBRAM_INJECT_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_DIBRAM_ECC_TYPE,
0u,
NULL },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_AXI2VBUSM_MST_RAM_ID,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_AXI2VBUSM_MST_INJECT_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_AXI2VBUSM_MST_ECC_TYPE,
0u,
NULL },
}
static const SDL_GrpChkConfig_t SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_groupEntries[SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_AXI_PARITY_INV_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:19086

This structure holds the list of Ram Ids for each memory subtype in SDL_PCIE1_PCIE_G3X4_128_CORE_AXI_ECC_AGGR

◆ SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_RamIdTable[SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_PNPFIFO_RAM_ID,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_PNPFIFO_INJECT_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_PNPFIFO_ECC_TYPE,
0u,
NULL },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RXCPLFIFO_RAM_ID,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RXCPLFIFO_INJECT_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RXCPLFIFO_ECC_TYPE,
0u,
NULL },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RPLYBUF_RAM_ID,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RPLYBUF_INJECT_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_RPLYBUF_ECC_TYPE,
0u,
NULL },
{ SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISRODR_RAM_ID,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISRODR_INJECT_TYPE,
SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR_PCIE_G3X4_128_CORE_DBN_WRAP_RAMS_AXISRODR_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_PCIE1_PCIE_G3X4_128_CORE_CORE_ECC_AGGR

◆ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_RamIdTable[SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_RAM_ID,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_INJECT_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_ECC_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_MAX_NUM_CHECKERS,
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0_RAM_ID,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0_INJECT_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0_ECC_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0_MAX_NUM_CHECKERS,
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_RAM_ID,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_INJECT_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_ECC_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS,
{ SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0_RAM_ID,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0_INJECT_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0_ECC_TYPE,
SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0_groupEntries[SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_CFG_SCR_SCR_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:19522
static const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_groupEntries[SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_ECCAGGR_EDC_CTRL_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:19135
static const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0_groupEntries[SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_MMR_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:19156
static const SDL_GrpChkConfig_t SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_groupEntries[SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR_K3VTM_N16FFC_CFG_CBASS_VBUSP_P2P_BRIDGE_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:19507

This structure holds the list of Ram Ids for each memory subtype in SDL_WKUP_VTM0_K3VTM_N16FFC_ECCAGGR

◆ SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_RamIdTable[SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_IVC_DOM0_ECC_AGGR16_IJ7VC_DOM0_ECC_AGGR

◆ SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_RamIdTable[SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_ECC_AGGR5_J7AM_MAIN_HC_ECC_AGGR

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RamIdTable[SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR

◆ SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RamIdTable[SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR

◆ SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_RamIdTable[SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_ECC_AGGR0_J7AM_MAIN_INFRA_ECC_AGGR

◆ SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_RamIdTable[SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_CSI_RX_IF1_CSI_RX_IF_ECC_AGGR

◆ SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_RamIdTable[SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_CSI_RX_IF0_CSI_RX_IF_ECC_AGGR

◆ SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:39397

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN5_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_RamIdTable[SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_RAM_ID,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_INJECT_TYPE,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_ECC_TYPE,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS,
{ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_ECC_RAM_ID,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_ECC_INJECT_TYPE,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0_RAM_ID,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0_INJECT_TYPE,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0_ECC_TYPE,
SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0_groupEntries[SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_PSRAM0_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:39440
static const SDL_GrpChkConfig_t SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_groupEntries[SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR_PSRAM512X32E_ECC_AGGR_EDC_CTRL_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:39419

This structure holds the list of Ram Ids for each memory subtype in SDL_PSRAM2KECC0_PSRAM512X32E_ECC_AGGR

◆ SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_RamIdTable[SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_RAM_ID,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_INJECT_TYPE,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F0_TPRAM_64X128_SBW_SR_ECC_TYPE,
0u,
NULL },
{ SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_RAM_ID,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_INJECT_TYPE,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_TF0_F1_TPRAM_64X128_SBW_SR_ECC_TYPE,
0u,
NULL },
{ SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_RAM_ID,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_INJECT_TYPE,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F0_TPRAM_64X144_SBW_SR_ECC_TYPE,
0u,
NULL },
{ SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_RAM_ID,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_INJECT_TYPE,
SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR_PDMA_J7VC_MAIN_SPI_G1_PDMA_CORE_RF0_F1_TPRAM_64X144_SBW_SR_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_PDMA7_PDMA_J7VC_MAIN_SPI_G1_ECCAGGR

◆ SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_RamIdTable[SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_IVC_DOM0_ECC_AGGR18_IJ7VC_DOM0_ECC_AGGR

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_RamIdTable[SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_NAVSS0_NAVSS_MCU_J7_MODSS_ECCAGGR0

◆ SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_RamIdTable[SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_NAVSS0_NAVSS_MCU_J7_UDMASS_UDMASS_ECCAGGR0

◆ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_RamIdTable

const SDL_RAMIdEntry_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_RamIdTable[SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_NUM_RAMS]
static
Initial value:
=
{
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_0_SPRAM_ECC_RAM_ID,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_0_SPRAM_ECC_INJECT_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_0_SPRAM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_1_SPRAM_ECC_RAM_ID,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_1_SPRAM_ECC_INJECT_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_1_SPRAM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_2_SPRAM_ECC_RAM_ID,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_2_SPRAM_ECC_INJECT_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_2_SPRAM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_3_SPRAM_ECC_RAM_ID,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_3_SPRAM_ECC_INJECT_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_PKT_MEM_3_SPRAM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_AIF_MEM_TPRAM_ECC_RAM_ID,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_AIF_MEM_TPRAM_ECC_INJECT_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY_K3_DSS_EDP_MHDPTX_WRAPPER_AIF_MEM_TPRAM_ECC_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_PHY

◆ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_RamIdTable

const SDL_RAMIdEntry_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_RamIdTable[SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_DSC

◆ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_RamIdTable

const SDL_RAMIdEntry_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_RamIdTable[SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_NUM_RAMS]
static
Initial value:
=
{
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_IRAM_SPRAM_ECC_RAM_ID,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_IRAM_SPRAM_ECC_INJECT_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_IRAM_SPRAM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_DRAM_SPRAM_ECC_RAM_ID,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_DRAM_SPRAM_ECC_INJECT_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_DRAM_SPRAM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_RAM_ID,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_INJECT_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_ECC_TYPE,
SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_groupEntries[SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE_K3_DSS_EDP_MHDPTX_WRAPPER_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:51360

This structure holds the list of Ram Ids for each memory subtype in SDL_DSS_EDP0_K3_DSS_EDP_MHDPTX_WRAPPER_ECC_AGGR_CORE

◆ SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:51388

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN10_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_RamIdTable[SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_SA2_UL0_SA2_UL_SA2_UL_ECC_AGGR

◆ SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_RamIdTable

const SDL_RAMIdEntry_t SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_RamIdTable[SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_EMMC8SS_16FFC_SDHC_WRAP_TXMEM_RAM_ID,
SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_EMMC8SS_16FFC_SDHC_WRAP_TXMEM_INJECT_TYPE,
SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM_EMMC8SS_16FFC_SDHC_WRAP_TXMEM_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_TXMEM

◆ SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_RamIdTable

const SDL_RAMIdEntry_t SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_RamIdTable[SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_EMMC8SS_16FFC_SDHC_WRAP_RXMEM_RAM_ID,
SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_EMMC8SS_16FFC_SDHC_WRAP_RXMEM_INJECT_TYPE,
SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM_EMMC8SS_16FFC_SDHC_WRAP_RXMEM_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_MMCSD0_EMMC8SS_16FFC_ECC_AGGR_RXMEM

◆ SDL_ECC_AGGR10_RamIdTable

const SDL_RAMIdEntry_t SDL_ECC_AGGR10_RamIdTable[SDL_ECC_AGGR10_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_ECC_AGGR10

◆ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_RamIdTable[SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_RAM_ID,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_INJECT_TYPE,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_ECC_TYPE,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_MAX_NUM_CHECKERS,
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_RAM_ID,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_INJECT_TYPE,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_ECC_TYPE,
0u,
NULL },
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_RAM_ID,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_INJECT_TYPE,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_ECC_TYPE,
0u,
NULL },
}
static const SDL_GrpChkConfig_t SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_groupEntries[SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:53863

This structure holds the list of Ram Ids for each memory subtype in SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR

◆ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_RamIdTable

const SDL_RAMIdEntry_t SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_RamIdTable[SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_NUM_RAMS]
static
Initial value:
=
{
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_RAM_ID,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_INJECT_TYPE,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_ECC_TYPE,
0u,
NULL },
{ SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_RAM_ID,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_INJECT_TYPE,
SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_CSI_TX_IF_V2_1_CSI_TX_IF_V2_ECC_AGGR_BYTE

◆ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_RamIdTable[SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_RAM_ID,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_INJECT_TYPE,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_ECC_TYPE,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_MAX_NUM_CHECKERS,
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_RAM_ID,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_INJECT_TYPE,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_DMA_PSIL_FIFO_ECC_TYPE,
0u,
NULL },
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_RAM_ID,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_INJECT_TYPE,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_TX_SHIM_KSDMA_PSIL_ENDPT_IPCFIFO_F0_TPRAM_256X167_SBW_SR_ECC_TYPE,
0u,
NULL },
}
static const SDL_GrpChkConfig_t SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_groupEntries[SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_CSI_TX_IF_V2_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:53908

This structure holds the list of Ram Ids for each memory subtype in SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR

◆ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_RamIdTable

const SDL_RAMIdEntry_t SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_RamIdTable[SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_NUM_RAMS]
static
Initial value:
=
{
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_RAM_ID,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_INJECT_TYPE,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER0_FIFO_ECC_TYPE,
0u,
NULL },
{ SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_RAM_ID,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_INJECT_TYPE,
SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE_CSI_TX_IF_V2_RAM_WRAPPER1_FIFO_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_CSI_TX_IF_V2_0_CSI_TX_IF_V2_ECC_AGGR_BYTE

◆ SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:53950

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RamIdTable[SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_RAM_ID,
SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_INJECT_TYPE,
SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_RAM_ID,
SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_INJECT_TYPE,
SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_ADC12FCC1_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR

◆ SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_RamIdTable[SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_RAM_ID,
SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_INJECT_TYPE,
SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM0_TPRAM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_RAM_ID,
SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_INJECT_TYPE,
SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_RAM1_TPRAM_ECC_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_ADC12FCC0_ADC12FC_16FFC_ADC12_CORE_FIFO_RAM_ECC_AGGR

◆ SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_RamIdTable[SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_NAVSS0_NAVSS512J7AM_VIRTSS_ECCAGGR

◆ SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_RamIdTable

const SDL_RAMIdEntry_t SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_RamIdTable[SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_NAVSS0_NAVSS512J7AM_MODSS_ECCAGGR0

◆ SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_RamIdTable

const SDL_RAMIdEntry_t SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_RamIdTable[SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_NAVSS0_NAVSS512J7AM_NBSS_ECCAGGR0

◆ SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_RamIdTable

const SDL_RAMIdEntry_t SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_RamIdTable[SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_NAVSS0_NAVSS512J7AM_UDMASS_UDMASS_ECCAGGR0

◆ SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_RamIdTable[SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MAIN_IP_ECC_AGGR0_J7AM_MAIN_IP_ECC_AGGR

◆ SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:107153

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RamIdTable[SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_CPSW1_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR

◆ SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_RamIdTable

const SDL_RAMIdEntry_t SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_RamIdTable[SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_EMMCSD4SS_SDHC_WRAP_RXMEM_RAM_ID,
SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_EMMCSD4SS_SDHC_WRAP_RXMEM_INJECT_TYPE,
SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM_EMMCSD4SS_SDHC_WRAP_RXMEM_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_RXMEM

◆ SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_RamIdTable

const SDL_RAMIdEntry_t SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_RamIdTable[SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_EMMCSD4SS_SDHC_WRAP_TXMEM_RAM_ID,
SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_EMMCSD4SS_SDHC_WRAP_TXMEM_INJECT_TYPE,
SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM_EMMCSD4SS_SDHC_WRAP_TXMEM_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_MMCSD1_EMMCSD4SS_ECC_AGGR_TXMEM

◆ SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_RamIdTable[SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MCUM_MCU_ECC_AGGR0_J7AM_MCU_ECC_AGGR

◆ SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_RamIdTable[SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_FSS0_FSS_HB_WRAP_ECC_AGGR

◆ SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_RamIdTable[SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_RAM_ID,
SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_INJECT_TYPE,
SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR

◆ SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_RamIdTable[SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_RAM_ID,
SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_INJECT_TYPE,
SDL_MCU_FSS0_FSS_OSPI0_OSPI_WRAP_ECC_AGGR_OSPI_OSPI_WRAP_SRAM_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_FSS0_FSS_OSPI1_OSPI_WRAP_ECC_AGGR

◆ SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_RamIdTable[SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_CPSW0_CPSW_2GUSS_CORE_ECC_CPSW_ECC_AGGR

◆ SDL_MCU_I3C0_I3C_S_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_I3C0_I3C_S_ECC_AGGR_RamIdTable[SDL_MCU_I3C0_I3C_S_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_I3C0_I3C_S_ECC_AGGR

◆ SDL_MCU_I3C0_I3C_P_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_I3C0_I3C_P_ECC_AGGR_RamIdTable[SDL_MCU_I3C0_I3C_P_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_RAM_ID,
SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_INJECT_TYPE,
SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_ECC_TYPE,
SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_groupEntries[SDL_MCU_I3C0_I3C_P_ECC_AGGR_I3C_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:121955

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_I3C0_I3C_P_ECC_AGGR

◆ SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_RamIdTable[SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_R5FSS0_PULSAR_SL_CPU0_ECC_AGGR

◆ SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_RamIdTable[SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_R5FSS0_PULSAR_SL_CPU1_ECC_AGGR

◆ SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_RamIdTable[SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_R5FSS1_PULSAR_SL_CPU0_ECC_AGGR

◆ SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_RamIdTable[SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_R5FSS1_PULSAR_SL_CPU1_ECC_AGGR

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RamIdTable

const SDL_RAMIdEntry_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RamIdTable[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_NUM_RAMS]
static
Initial value:
=
{
{ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_RAM_ID,
SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_INJECT_TYPE,
SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_ECC_TYPE,
SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_groupEntries[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:123594

This structure holds the list of Ram Ids for each memory subtype in SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RamIdTable

const SDL_RAMIdEntry_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RamIdTable[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL

◆ SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RamIdTable

const SDL_RAMIdEntry_t SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RamIdTable[SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_DDR0_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RamIdTable

const SDL_RAMIdEntry_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_RamIdTable[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_NUM_RAMS]
static
Initial value:
=
{
{ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_RAM_ID,
SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_INJECT_TYPE,
SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_ECC_TYPE,
SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_groupEntries[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS_VBUSMC2AXI_EW_V512D32E_D_VEDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:126385

This structure holds the list of Ram Ids for each memory subtype in SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_VBUS

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RamIdTable

const SDL_RAMIdEntry_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_RamIdTable[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CTL

◆ SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RamIdTable

const SDL_RAMIdEntry_t SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_RamIdTable[SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_DDR1_J7AM_DDR_EW_WRAP_DV_WRAP_DDRSS_BRCTL_SC_ECC_AGGR_CFG

◆ SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_RamIdTable[SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_DMPAC0_DMPAC_TOP_DOF_INFRA_DMPAC_BASE_KSDW_ECC_AGGR

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RamIdTable

const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_RamIdTable[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR0

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_RamIdTable

const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_RamIdTable[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR1

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_RamIdTable

const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_RamIdTable[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_NUM_RAMS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI_RAM_ID,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI_INJECT_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI_ECC_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI_MAX_NUM_CHECKERS,
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_RAM_ID,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_INJECT_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_ECC_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_MAX_NUM_CHECKERS,
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_RAM_ID,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_INJECT_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_ECC_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_J7AE_MSMC_ECC_AGGR2_EDC_CTRL_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:145576
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_VBUSP_CFG_ECC_AGGR2_P2P_DST_BUSECC_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:145559
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2_DDRSS0_ASAFE_SI_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:145512

This structure holds the list of Ram Ids for each memory subtype in SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR2

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_RamIdTable

const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_RamIdTable[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_NUM_RAMS]
static
Initial value:
=
{
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI_RAM_ID,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI_INJECT_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI_ECC_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI_MAX_NUM_CHECKERS,
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_RAM_ID,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_INJECT_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_ECC_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_MAX_NUM_CHECKERS,
{ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_RAM_ID,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_INJECT_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_ECC_TYPE,
SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_J7AE_MSMC_ECC_AGGR3_EDC_CTRL_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:145661
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_VBUSP_CFG_ECC_AGGR3_P2P_DST_BUSECC_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:145644
static const SDL_GrpChkConfig_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI_groupEntries[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3_DDRSS1_ASAFE_SI_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:145597

This structure holds the list of Ram Ids for each memory subtype in SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_ECC_AGGR3

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_RamIdTable

const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_RamIdTable[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_COREPAC

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_RamIdTable

const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_RamIdTable[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU0

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_RamIdTable

const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_RamIdTable[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P0_A72_DUAL_1MB_A72_DUAL_MID_ECC_AGGR_CPU1

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_RamIdTable[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P4_C711_512KB_AC71_L2_AC71_ECC_AGGR

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_RamIdTable[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_P5_C711_512KB_AC71_L2_AC71_ECC_AGGR

◆ SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_RamIdTable[SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_COMPUTE_CLUSTER0_COMPUTE_CLUSTER_J7AE_MSMC_EN_DRU_MSMC_EN_4MB_WRAP_MSMC_4MB_MSMC_WRAP_GIC500SS_ECC_AGGR

◆ SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_RamIdTable[SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_ECC_AGGR6_J7AM_MAIN_AC_ECC_AGGR

◆ SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:153883

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN9_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:153905

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN8_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:153927

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN1_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:153949

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN3_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:153971

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN2_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:153993

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN7_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:154015

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN6_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RamIdTable

const SDL_RAMIdEntry_t SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_RamIdTable[SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_NUM_RAMS]
static
Initial value:
=
{
{ SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_RAM_ID,
SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_INJECT_TYPE,
SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_ECC_TYPE,
SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_groupEntries[SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS_K3_DSS_DSI_DSI_TOP_DSI_EDC_CTRL_SYS_EDC_CTRL_0_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:154026

This structure holds the list of Ram Ids for each memory subtype in SDL_DSS_DSI1_K3_DSS_DSI_DSI_TOP_ECC_AGGR_SYS

◆ SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_RamIdTable[SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_IVC_DOM1_ECC_AGGR19_IJ7VC_DOM1_ECC_AGGR

◆ SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_RamIdTable[SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F0_TPRAM_216X128_SBW_SR_RAM_ID,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F0_TPRAM_216X128_SBW_SR_INJECT_TYPE,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F0_TPRAM_216X128_SBW_SR_ECC_TYPE,
0u,
NULL },
{ SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F1_TPRAM_216X128_SBW_SR_RAM_ID,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F1_TPRAM_216X128_SBW_SR_INJECT_TYPE,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_TF0_F1_TPRAM_216X128_SBW_SR_ECC_TYPE,
0u,
NULL },
{ SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F0_TPRAM_216X144_SBW_SR_RAM_ID,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F0_TPRAM_216X144_SBW_SR_INJECT_TYPE,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F0_TPRAM_216X144_SBW_SR_ECC_TYPE,
0u,
NULL },
{ SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F1_TPRAM_216X144_SBW_SR_RAM_ID,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F1_TPRAM_216X144_SBW_SR_INJECT_TYPE,
SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR_PDMA_J7VC_MAIN_MCAN_PDMA_CORE_RF0_F1_TPRAM_216X144_SBW_SR_ECC_TYPE,
0u,
NULL },
}

This structure holds the list of Ram Ids for each memory subtype in SDL_PDMA5_PDMA_J7VC_MAIN_MCAN_ECCAGGR

◆ SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:155651

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN11_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:155673

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN13_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:155695

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN12_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:155717

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN15_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:155739

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN14_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:155761

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN17_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_RamIdTable[SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_ECC_AGGR9_J7AM_AC_PIPE_ECC_AGGR

◆ SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:167231

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN0_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_ECC_AGGR11_RamIdTable

const SDL_RAMIdEntry_t SDL_ECC_AGGR11_RamIdTable[SDL_ECC_AGGR11_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_ECC_AGGR11

◆ SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_RamIdTable[SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_NUM_RAMS]
static
Initial value:
=
{
{ SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_RAM_ID,
SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_INJECT_TYPE,
SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_MCANSS_MSGMEM_WRAP_MSGMEM_ECC_ECC_TYPE,
0u,
NULL },
{ SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_RAM_ID,
SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_INJECT_TYPE,
SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_ECC_TYPE,
SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS,
}
static const SDL_GrpChkConfig_t SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_groupEntries[SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR_CTRL_EDC_VBUSS_MAX_NUM_CHECKERS]
Definition: sdl_ecc_soc.h:169991

This structure holds the list of Ram Ids for each memory subtype in SDL_MCAN4_MCANSS_MSGMEM_WRAP_ECC_AGGR

◆ SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_RamIdTable[SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_WKUP_ECC_AGGR0_J7AM_WAKEUP_ECC_AGGR

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_RamIdTable[SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_SA3_SS0_SA3SS_AM62_DMSS_ECCAGGR

◆ SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_RamIdTable[SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_MCU_SA3_SS0_SA3SS_AM62_SA_UL_ECC_AGGR

◆ SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_RamIdTable[SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_VPAC0_VPAC_TOP_PAC_BASE_KSDW_ECC_AGGR

◆ SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_RamIdTable[SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_VPAC0_VPAC_TOP_VPAC_VISS0_KSDW_ECC_AGGR

◆ SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_RamIdTable

const SDL_RAMIdEntry_t SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_RamIdTable[SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR_NUM_RAMS]
static

This structure holds the list of Ram Ids for each memory subtype in SDL_VPAC0_VPAC_TOP_VPAC_LDC0_KSDW_ECC_AGGR

◆ SDL_ECC_aggrBaseAddressTable

SDL_ecc_aggrRegs* const SDL_ECC_aggrBaseAddressTable[SDL_ECC_AGGREGATOR_MAX_LOW_ENTRIES]
static

This structure holds the base addresses for each memory subtype in MCU domain


◆ SDL_ECC_aggrHighBaseAddressTable

uint64_t const SDL_ECC_aggrHighBaseAddressTable[SDL_ECC_AGGREGATOR_MAX_HIGH_ENTRIES]
static
Initial value:
=
{
(uint64_t)SDL_COMPUTE_CLUSTER0_MSMC_ECC_AGGR0_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_MSMC_ECC_AGGR1_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_MSMC_DDR_0_ECC_AGGR2_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_MPU0_COREPAC_ECC_AGGR_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_MPU0_CORE0_ECC_AGGR_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_DSP1_ECCAGGR_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_DDR0_0_ECC_AGGR_VBUS_BASE ,
(uint64_t)SDL_COMPUTE_CLUSTER0_DDR1_1_ECC_AGGR_VBUS_BASE ,
(uint64_t)SDL_COMPUTE_CLUSTER0_DDR0_0_ECC_AGGR_CTL_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_DDR1_1_ECC_AGGR_CTL_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_DDR1_1_ECC_AGGR_CFG_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_DDR0_0_ECC_AGGR_CFG_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_DSP0_ECC_AGGR_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_MPU0_CORE1_ECC_AGGR_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_ECC_AGGR_BASE,
(uint64_t)SDL_COMPUTE_CLUSTER0_MSMC_DDR_1_ECC_AGGR3_BASE,
}

◆ SDL_ECC_aggrHighBaseAddressTableTrans

SDL_ecc_aggrRegs* SDL_ECC_aggrHighBaseAddressTableTrans[SDL_ECC_AGGREGATOR_MAX_HIGH_ENTRIES]

◆ SDL_ECC_aggrTable

const SDL_EccAggrEntry_t SDL_ECC_aggrTable[SDL_ECC_MEMTYPE_MAX]
static