AM62PX PLL Defaults

PLL Defaults for AM62PX Device

This chapter provides information on the PLL defaults which the System firmware programs for AM62PX SoC.

This is what the system firmware programs after the PM board configuration is provided. The exact M and N values programmed are based on the crystal connected on the board. The crystal frequency is understood by the ROM from the BOOTPINS. This value is read by the System Firmware from the DEVSTAT register to determine which HFOSC is connected to the device

The System Firmware maintains a table of device clock frequency defaults at which the PLLs are programmed. This document is a reference that the users of System Firmware can look at to determine the default PLL configuration done during boot when PM board configuration message is sent.

Once the PM Init during board configuration is complete the bootloader or application can program individual clocks of individual modules to tweak the clocks based on the usecase which differ from the default. The APIs to refer to setting individual module clocks are TISCI_MSG_SET_FREQ, TISCI_MSG_QUERY_FREQ.

Note

Any PLL configurations that are done before the PM board configuration is provided will be overwritten with the PLL defaults mentioned in the below tables. However, there are some PLLs that don’t get overwritten and the list can be found in the table PLL No Reinit Defaults for AM62PX Device

The following table gives the PLL configurations for the input crystal Frequency of 24.0 MHz.

PLL Name CLKOUT Freq (Hz) N+1 M Fractional M M2 HSDIV0 HSDIV1 HSDIV2 HSDIV3 HSDIV4 HSDIV5 HSDIV6 HSDIV7 HSDIV8
MCU (PLLFRACF2_SSMOD_16FFT_MCU_0) 1200000000U 1 100 0 2 6 25 50 3 120 6 3 NA NA
MAIN (PLLFRACF2_SSMOD_16FFT_MAIN_0) 1000000000U 1 83 5592406 2 4 10 10 15 25 5 5 5 20
PER0 (PLLFRACF2_SSMOD_16FFT_MAIN_1) 960000000U 1 80 0 2 10 12 10 10 6 6 10 NA NA
PER1 (PLLFRACF2_SSMOD_16FFT_MAIN_2) 1000000000U 1 83 5592406 2 NA 8 10 6 4 2 4 10 10
GPU (PLLFRACF2_SSMOD_16FFT_MAIN_6) 2160000000U 1 90 0 1 3 NA NA NA NA NA NA NA NA
ARM0 (PLLFRACF2_SSMOD_16FFT_MAIN_8) 2500000000U 1 104 2796203 1 2 NA NA NA NA NA NA NA NA
DDR (PLLFRACF2_SSMOD_16FFT_MAIN_12) 1866500000U 1 77 12932438 1 2 NA NA NA NA NA NA NA NA
SMS (PLLFRACF2_SSMOD_16FFT_MAIN_15) 2400000000U 1 100 0 1 6 6 3 NA NA NA NA NA NA
DSS0 (PLLFRACF2_SSMOD_16FFT_MAIN_16) 2100000000U 1 87 8388608 1 7 NA NA NA NA NA NA NA NA
DSS1 (PLLFRACF2_SSMOD_16FFT_MAIN_17) 1800000000U 1 75 0 1 6 NA NA NA NA NA NA NA NA
DSS2 (PLLFRACF2_SSMOD_16FFT_MAIN_18) 2100000000U 1 87 8388608 1 7 NA NA NA NA NA NA NA NA

The following table gives the PLL configurations for the input crystal Frequency of 25.0 MHz.

PLL Name CLKOUT Freq (Hz) N+1 M Fractional M M2 HSDIV0 HSDIV1 HSDIV2 HSDIV3 HSDIV4 HSDIV5 HSDIV6 HSDIV7 HSDIV8
MCU (PLLFRACF2_SSMOD_16FFT_MCU_0) 1200000000U 1 96 0 2 6 25 50 3 120 6 3 NA NA
MAIN (PLLFRACF2_SSMOD_16FFT_MAIN_0) 1000000000U 1 80 0 2 4 10 10 15 25 5 5 5 20
PER0 (PLLFRACF2_SSMOD_16FFT_MAIN_1) 960000000U 1 76 13421773 2 10 12 10 10 6 6 10 NA NA
PER1 (PLLFRACF2_SSMOD_16FFT_MAIN_2) 1000000000U 1 80 0 2 NA 8 10 6 4 2 4 10 10
GPU (PLLFRACF2_SSMOD_16FFT_MAIN_6) 2160000000U 1 86 6710887 1 3 NA NA NA NA NA NA NA NA
ARM0 (PLLFRACF2_SSMOD_16FFT_MAIN_8) 2500000000U 1 100 0 1 2 NA NA NA NA NA NA NA NA
DDR (PLLFRACF2_SSMOD_16FFT_MAIN_12) 1866500000U 1 74 11072963 1 2 NA NA NA NA NA NA NA NA
SMS (PLLFRACF2_SSMOD_16FFT_MAIN_15) 2400000000U 1 96 0 1 6 6 3 NA NA NA NA NA NA
DSS0 (PLLFRACF2_SSMOD_16FFT_MAIN_16) 2100000000U 1 84 0 1 7 NA NA NA NA NA NA NA NA
DSS1 (PLLFRACF2_SSMOD_16FFT_MAIN_17) 1800000000U 1 72 0 1 6 NA NA NA NA NA NA NA NA
DSS2 (PLLFRACF2_SSMOD_16FFT_MAIN_18) 2100000000U 1 84 0 1 7 NA NA NA NA NA NA NA NA

The following table gives the PLL configurations for the input crystal Frequency of 26.0 MHz.

PLL Name CLKOUT Freq (Hz) N+1 M Fractional M M2 HSDIV0 HSDIV1 HSDIV2 HSDIV3 HSDIV4 HSDIV5 HSDIV6 HSDIV7 HSDIV8
MCU (PLLFRACF2_SSMOD_16FFT_MCU_0) 1200000000U 1 92 5162221 2 6 25 50 3 120 6 3 NA NA
MAIN (PLLFRACF2_SSMOD_16FFT_MAIN_0) 1000000000U 1 76 15486661 2 4 10 10 15 25 5 5 5 20
PER0 (PLLFRACF2_SSMOD_16FFT_MAIN_1) 960000000U 1 73 14196106 2 10 12 10 10 6 6 10 NA NA
PER1 (PLLFRACF2_SSMOD_16FFT_MAIN_2) 1000000000U 1 76 15486661 2 NA 8 10 6 4 2 4 10 10
GPU (PLLFRACF2_SSMOD_16FFT_MAIN_6) 2160000000U 1 83 1290556 1 3 NA NA NA NA NA NA NA NA
ARM0 (PLLFRACF2_SSMOD_16FFT_MAIN_8) 2500000000U 1 96 2581111 1 2 NA NA NA NA NA NA NA NA
DDR (PLLFRACF2_SSMOD_16FFT_MAIN_12) 1866500000U 1 71 13228190 1 2 NA NA NA NA NA NA NA NA
SMS (PLLFRACF2_SSMOD_16FFT_MAIN_15) 2400000000U 1 92 5162221 1 6 6 3 NA NA NA NA NA NA
DSS0 (PLLFRACF2_SSMOD_16FFT_MAIN_16) 2100000000U 1 80 12905551 1 7 NA NA NA NA NA NA NA NA
DSS1 (PLLFRACF2_SSMOD_16FFT_MAIN_17) 1800000000U 1 69 3871666 1 6 NA NA NA NA NA NA NA NA
DSS2 (PLLFRACF2_SSMOD_16FFT_MAIN_18) 2100000000U 1 80 12905551 1 7 NA NA NA NA NA NA NA NA

PLL No Reinit Defaults for AM62PX Device

The following table gives details on PLLs (CLKOUT and HSDIVs) that are excluded from reinitializing when PM board configuration is received.

PLL Name CLKOUT HSDIV0 HSDIV1 HSDIV2 HSDIV3 HSDIV4 HSDIV5 HSDIV6 HSDIV7 HSDIV8
MCU (PLLFRACF2_SSMOD_16FFT_MCU_0) NA NA
MAIN (PLLFRACF2_SSMOD_16FFT_MAIN_0)
PER0 (PLLFRACF2_SSMOD_16FFT_MAIN_1) NA NA
PER1 (PLLFRACF2_SSMOD_16FFT_MAIN_2) NA
GPU (PLLFRACF2_SSMOD_16FFT_MAIN_6) NA NA NA NA NA NA NA NA
ARM0 (PLLFRACF2_SSMOD_16FFT_MAIN_8) No Reinit No Reinit NA NA NA NA NA NA NA NA
DDR (PLLFRACF2_SSMOD_16FFT_MAIN_12) No Reinit No Reinit NA NA NA NA NA NA NA NA
SMS (PLLFRACF2_SSMOD_16FFT_MAIN_15) NA NA NA NA NA NA
DSS0 (PLLFRACF2_SSMOD_16FFT_MAIN_16) NA NA NA NA NA NA NA NA
DSS1 (PLLFRACF2_SSMOD_16FFT_MAIN_17) NA NA NA NA NA NA NA NA
DSS2 (PLLFRACF2_SSMOD_16FFT_MAIN_18) NA NA NA NA NA NA NA NA