xWRL6432 MMWAVE-L-SDK  05.04.00.01
lin/v0/lin.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2022-23 Texas Instruments Incorporated
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions
6  * are met:
7  *
8  * Redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer.
10  *
11  * Redistributions in binary form must reproduce the above copyright
12  * notice, this list of conditions and the following disclaimer in the
13  * documentation and/or other materials provided with the
14  * distribution.
15  *
16  * Neither the name of Texas Instruments Incorporated nor the names of
17  * its contributors may be used to endorse or promote products derived
18  * from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  */
32 
48 #ifndef LIN_V0_H_
49 #define LIN_V0_H_
50 
51 /* ========================================================================== */
52 /* Include Files */
53 /* ========================================================================== */
54 
55 #include <stdint.h>
56 #include <kernel/dpl/SystemP.h>
57 #include <kernel/dpl/SemaphoreP.h>
58 #include <kernel/dpl/HwiP.h>
59 #include <drivers/hw_include/cslr.h>
60 #include <drivers/hw_include/cslr_soc.h>
61 #include <drivers/hw_include/cslr_lin.h>
62 #include <drivers/hw_include/hw_types.h>
63 
64 #ifdef __cplusplus
65 extern "C" {
66 #endif
67 
68 /* ========================================================================== */
69 /* Macros & Typedefs */
70 /* ========================================================================== */
71 
74 #define LIN_IO_DFT_KEY (0xAU)
75 
78 #define LIN_WAKEUP_KEY (0xF0U)
79 
88 #define LIN_ID0 (0x1U)
89 #define LIN_ID1 (0x2U)
90 #define LIN_ID2 (0x4U)
91 #define LIN_ID3 (0x8U)
92 #define LIN_ID4 (0x10U)
93 #define LIN_ID5 (0x20U)
94 
106 #define LIN_INT_WAKEUP (0x00000002U) /* Wakeup */
107 #define LIN_INT_TO (0x00000010U) /* Time out */
108 #define LIN_INT_TOAWUS (0x00000040U) /* Time out after wakeup signal */
109 #define LIN_INT_TOA3WUS (0x00000080U) /* Time out after 3 wakeup signals */
110 #define LIN_INT_TX (0x00000100U) /* Transmit buffer ready */
111 #define LIN_INT_RX (0x00000200U) /* Receive buffer ready */
112 #define LIN_INT_ID (0x00002000U) /* Received matching identifier */
113 #define LIN_INT_PE (0x01000000U) /* Parity error */
114 #define LIN_INT_OE (0x02000000U) /* Overrun error */
115 #define LIN_INT_FE (0x04000000U) /* Framing error */
116 #define LIN_INT_NRE (0x08000000U) /* No response error */
117 #define LIN_INT_ISFE (0x10000000U) /* Inconsistent sync field error */
118 #define LIN_INT_CE (0x20000000U) /* Checksum error */
119 #define LIN_INT_PBE (0x40000000U) /* Physical bus error */
120 #define LIN_INT_BE (0x80000000U) /* Bit error */
121 #define LIN_INT_ALL (0xFF0023D2U) /* All interrupts */
122 
132 #define LIN_FLAG_BREAK (CSL_APP_LIN_SCIFLR_BRKDT_MASK)
133 #define LIN_FLAG_WAKEUP (CSL_APP_LIN_SCIFLR_WAKEUP_MASK)
134 #define LIN_FLAG_IDLE (CSL_APP_LIN_SCIFLR_BUSY_MASK)
135 #define LIN_FLAG_TO (CSL_APP_LIN_SCIFLR_TIMEOUT_MASK)
136 #define LIN_FLAG_TOAWUS (CSL_APP_LIN_SCIFLR_TOAWUS_MASK)
137 #define LIN_FLAG_TOA3WUS (CSL_APP_LIN_SCIFLR_TOA3WUS_MASK)
138 #define LIN_FLAG_TXRDY (CSL_APP_LIN_SCIFLR_TXRDY_MASK)
139 #define LIN_FLAG_RXRDY (CSL_APP_LIN_SCIFLR_RXRDY_MASK)
140 #define LIN_FLAG_TXWAKE (CSL_APP_LIN_SCIFLR_TXWAKE_MASK)
141 #define LIN_FLAG_TXEMPTY (CSL_APP_LIN_SCIFLR_TXEMPTY_MASK)
142 #define LIN_FLAG_RXWAKE (CSL_APP_LIN_SCIFLR_RXWAKE_MASK)
143 #define LIN_FLAG_TXID (CSL_APP_LIN_SCIFLR_IDTXFLAG_MASK)
144 #define LIN_FLAG_RXID (CSL_APP_LIN_SCIFLR_IDRXFLAG_MASK)
145 #define LIN_FLAG_PE (CSL_APP_LIN_SCIFLR_PE_MASK)
146 #define LIN_FLAG_OE (CSL_APP_LIN_SCIFLR_OE_MASK)
147 #define LIN_FLAG_FE (CSL_APP_LIN_SCIFLR_FE_MASK)
148 #define LIN_FLAG_NRE (CSL_APP_LIN_SCIFLR_NRE_MASK)
149 #define LIN_FLAG_ISFE (CSL_APP_LIN_SCIFLR_ISFE_MASK)
150 #define LIN_FLAG_CE (CSL_APP_LIN_SCIFLR_CE_MASK)
151 #define LIN_FLAG_PBE (CSL_APP_LIN_SCIFLR_PBE_MASK)
152 #define LIN_FLAG_BE (CSL_APP_LIN_SCIFLR_BE_MASK)
153 
164 #define LIN_VECT_NONE (0x00)
165 #define LIN_VECT_WAKEUP (0x01)
166 #define LIN_VECT_ISFE (0x02)
167 #define LIN_VECT_PE (0x03)
168 #define LIN_VECT_ID (0x04)
169 #define LIN_VECT_PBE (0x05)
170 #define LIN_VECT_FE (0x06)
171 #define LIN_VECT_BREAK (0x07)
172 #define LIN_VECT_CE (0x08)
173 #define LIN_VECT_OE (0x09)
174 #define LIN_VECT_BE (0x0A)
175 #define LIN_VECT_RX (0x0B)
176 #define LIN_VECT_TX (0x0C)
177 #define LIN_VECT_NRE (0x0D)
178 #define LIN_VECT_TOAWUS (0x0E)
179 #define LIN_VECT_TOA3WUS (0x0F)
180 #define LIN_VECT_TO (0x10)
181 
192 #define LIN_ALL_ERRORS (0xF0000000U)
193 #define LIN_BIT_ERROR (0x80000000U)
194 #define LIN_BUS_ERROR (0x40000000U)
195 #define LIN_CHECKSUM_ERROR (0x20000000U)
196 #define LIN_ISF_ERROR (0x10000000U)
197 
208 #define LIN_SCI_ALL_ERRORS (0x7000000U)
209 #define LIN_SCI_FRAME_ERROR (0x4000000U)
210 #define LIN_SCI_PARITY_ERROR (0x2000000U)
211 #define LIN_SCI_BREAK_ERROR (0x1000000U)
212 
224 #define LIN_SCI_INT_BREAK (0x1U)
225 #define LIN_SCI_INT_WAKEUP (0x2U)
226 #define LIN_SCI_INT_TX (0x100U)
227 #define LIN_SCI_INT_RX (0x200U)
228 #define LIN_SCI_INT_TX_DMA (0x10000U)
229 #define LIN_SCI_INT_RX_DMA (0x20000U)
230 #define LIN_SCI_INT_PARITY (0x1000000U)
231 #define LIN_SCI_INT_OVERRUN (0x2000000U)
232 #define LIN_SCI_INT_FRAME (0x4000000U)
233 #define LIN_SCI_INT_ALL (0x7000303U)
234 
236 /* ========================================================================== */
237 /* Structures and Enums */
238 /* ========================================================================== */
239 
242 typedef enum
243 {
245  LIN_LOOPBACK_ANALOG = 1U
247 
250 typedef enum
251 {
254  LIN_ANALOG_LOOP_RX = 1U
256 
259 typedef enum
260 {
262  LIN_COMM_LIN_ID4ID5LENCTL = 0x0001U
264 
267 typedef enum
268 {
270  LIN_COMM_SCI_ADDRBIT = 0x0001U
272 
275 typedef enum
276 {
280 
283 typedef enum
284 {
288 
291 typedef enum
292 {
294  LIN_CHECKSUM_ENHANCED = 0x1U
296 
299 typedef enum
300 {
302  LIN_DEBUG_COMPLETE = 0x1U
304 
307 typedef enum
308 {
314 
317 typedef enum
318 {
320  LIN_SCI_PAR_EVEN = 0x1U
322 
325 typedef enum
326 {
328  LIN_SCI_STOP_TWO = 0x1U
330 
333 typedef enum
334 {
336  LIN_PINTYPE_RX = 0x2U
338 
339 /* ========================================================================== */
340 /* Internal/Private Structure Declarations */
341 /* ========================================================================== */
342 
343 /* None */
344 
345 /* ========================================================================== */
346 /* Global Variables Declarations */
347 /* ========================================================================== */
348 
349 /* None */
350 
351 /* ========================================================================== */
352 /* Function Declarations */
353 /* ========================================================================== */
354 
362 void LIN_initModule(uint32_t base);
363 
372 void LIN_getData(uint32_t base, uint16_t * const data);
373 
382 void LIN_sendData(uint32_t base, uint16_t *data);
383 
384 /* ========================================================================== */
385 /* Static Function Definitions */
386 /* ========================================================================== */
387 
399 static inline Bool
400 LIN_isBaseValid(uint32_t base)
401 {
402  return(base == CSL_APP_LIN_U_BASE);
403 }
404 
417 static inline void
418 LIN_setLINMode(uint32_t base, LIN_LINMode mode)
419 {
420  /* Paramter Validation */
422 
423  /* Program LIN Mode */
424  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_CLK_COMMANDER_MASK, CSL_APP_LIN_SCIGCR1_CLK_COMMANDER_SHIFT, mode);
425 }
426 
443 static inline void
444 LIN_setMaximumBaudRate(uint32_t base, uint32_t clock)
445 {
446  /* Parameter Validation */
448 
449  /* Calculate maximum baud rate prescaler */
450  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_MBRSR), CSL_APP_LIN_MBRSR_MBR_MASK, CSL_APP_LIN_MBRSR_MBR_SHIFT, (clock / 20000U));
451 }
452 
465 static inline void
467 {
468  /* Parameter Validation */
470 
471  /* Sets the message filtering type */
472  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_HGENCTRL_MASK, CSL_APP_LIN_SCIGCR1_HGENCTRL_SHIFT, type);
473 }
474 
483 static inline void
484 LIN_enableParity(uint32_t base)
485 {
486  /* Parameter Validation */
488 
489  /* Enable the parity mode */
490  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_PARITYENA_MASK, CSL_APP_LIN_SCIGCR1_PARITYENA_SHIFT, CSL_TRUE);
491 }
492 
501 static inline void
502 LIN_disableParity(uint32_t base)
503 {
504  /* Parameter Validation */
506 
507  /* Enable the parity mode */
508  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_PARITYENA_MASK, CSL_APP_LIN_SCIGCR1_PARITYENA_SHIFT, CSL_FALSE);
509 }
510 
526 static inline uint16_t
527 LIN_generateParityID(uint16_t identifier)
528 {
529  uint16_t p0, p1, parityIdentifier;
530 
531  /* Calculate parity bits and generate updated identifier */
532  p0 = ((identifier & LIN_ID0) ^ ((identifier & LIN_ID1) >> 1U) ^
533  ((identifier & LIN_ID2) >> 2U) ^ ((identifier & LIN_ID4) >> 4U));
534  p1 = !(((identifier & LIN_ID1) >> 1U) ^ ((identifier & LIN_ID3) >> 3U) ^
535  ((identifier & LIN_ID4) >> 4U) ^ ((identifier & LIN_ID5) >> 5U));
536  parityIdentifier = identifier | ((p0 << 6U) | (p1 << 7U));
537 
538  return(parityIdentifier);
539 }
540 
552 static inline void
553 LIN_setIDByte(uint32_t base, uint16_t identifier)
554 {
555  /* Parameter Validation */
557 
558  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_LINID), CSL_APP_LIN_LINID_IDBYTE_MASK, CSL_APP_LIN_LINID_IDBYTE_SHIFT, identifier);
559 }
560 
572 static inline void
573 LIN_setIDResponderTask(uint32_t base, uint16_t identifier)
574 {
575  /* Parameter Validation */
577 
578  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_LINID), CSL_APP_LIN_LINID_IDRESPONDERTASKBYTE_MASK, CSL_APP_LIN_LINID_IDRESPONDERTASKBYTE_SHIFT, identifier);
579 }
580 
590 static inline void
591 LIN_sendWakeupSignal(uint32_t base)
592 {
593  volatile uint8_t timeout = 0x10;
594 
595  /* Parameter Validation */
597 
598  /* Entering Powerdown */
599  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR2), CSL_APP_LIN_SCIGCR2_POWERDOWN_MASK, CSL_APP_LIN_SCIGCR2_POWERDOWN_SHIFT, CSL_TRUE);
600 
601  /* Set key in Byte 0 (MSB) of transmit buffer 0 register */
602  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_LINTD0), CSL_APP_LIN_LINTD0_TD3_MASK, CSL_APP_LIN_LINTD0_TD3_SHIFT, (uint16_t)LIN_WAKEUP_KEY);
603 
604  /* Transmit TDO for wakeup */
605  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR2), CSL_APP_LIN_SCIGCR2_GENWU_MASK, CSL_APP_LIN_SCIGCR2_GENWU_SHIFT, CSL_TRUE);
606 
607  while((HW_RD_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR2), CSL_APP_LIN_SCIGCR2_POWERDOWN_MASK, CSL_APP_LIN_SCIGCR2_POWERDOWN_SHIFT) == CSL_TRUE)
608  && (timeout > 0))
609  {
610  timeout--;
611  }
612 
613 }
614 
629 static inline void
630 LIN_enterSleep(uint32_t base)
631 {
632  /* Parameter Validation */
634 
635  /* Entering Powerdown */
636  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR2), CSL_APP_LIN_SCIGCR2_POWERDOWN_MASK, CSL_APP_LIN_SCIGCR2_POWERDOWN_SHIFT, CSL_TRUE);
637 }
638 
648 static inline void
649 LIN_sendChecksum(uint32_t base)
650 {
651  /* Parameter Validation */
653 
654  /* Setting the Check Sum */
655  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR2), CSL_APP_LIN_SCIGCR2_SC_MASK, CSL_APP_LIN_SCIGCR2_SC_SHIFT, CSL_TRUE);
656 }
657 
667 static inline void
669 {
670  /* Parameter Validation */
672 
673  /* Comparing the Check Sum */
674  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR2), CSL_APP_LIN_SCIGCR2_CC_MASK, CSL_APP_LIN_SCIGCR2_CC_SHIFT, CSL_TRUE);
675 }
676 
688 static inline Bool
689 LIN_isTxReady(uint32_t base)
690 {
691  /* Parameter Validation */
693 
694  /* Check TXRDY BIT */
695  return((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIFLR) & CSL_APP_LIN_SCIFLR_TXRDY_MASK) ==
696  CSL_APP_LIN_SCIFLR_TXRDY_MASK);
697 }
698 
711 static inline void
712 LIN_setFrameLength(uint32_t base, uint16_t length)
713 {
714  /* Parameter Validation */
716  DebugP_assert((length > 0U) && (length < 9U));
717 
718  /* Clear and set frame length value */
719  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIFORMAT), CSL_APP_LIN_SCIFORMAT_LENGTH_MASK, CSL_APP_LIN_SCIFORMAT_LENGTH_SHIFT, ((uint32_t)length - (uint32_t)1U));
720 }
721 
736 static inline void
737 LIN_setCommMode(uint32_t base, LIN_CommMode mode)
738 {
739  /* Parameter Validation */
741 
742  /* Write communication mode selection to the appropriate bit. */
743  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_COMMMODE_MASK, CSL_APP_LIN_SCIGCR1_COMMMODE_SHIFT, (uint16_t)mode);
744 }
745 
756 static inline void
757 LIN_setTxMask(uint32_t base, uint16_t mask)
758 {
759  /* Parameter Validation */
761 
762  /* Clear previous mask value and set new mask */
763  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_LINMASK), CSL_APP_LIN_LINMASK_TXIDMASK_MASK, CSL_APP_LIN_LINMASK_TXIDMASK_SHIFT, mask);
764 }
765 
776 static inline void
777 LIN_setRxMask(uint32_t base, uint16_t mask)
778 {
779  /* Parameter Validation */
781 
782  /* Clear previous mask value and set new mask */
783  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_LINMASK), CSL_APP_LIN_LINMASK_RXIDMASK_MASK, CSL_APP_LIN_LINMASK_RXIDMASK_SHIFT, (uint32_t)mask);
784 }
785 
795 static inline uint16_t
796 LIN_getTxMask(uint32_t base)
797 {
798  /* Parameter Validation */
800 
801  /* Get Tx Mask status */
802  return(HW_RD_FIELD32_RAW((base + CSL_APP_LIN_LINMASK), CSL_APP_LIN_LINMASK_TXIDMASK_MASK, CSL_APP_LIN_LINMASK_TXIDMASK_SHIFT));
803 }
804 
816 static inline uint16_t
817 LIN_getRxMask(uint32_t base)
818 {
819  /* Parameter Validation */
821 
822  /* Get Tx Mask status */
823  return(HW_RD_FIELD32_RAW((base + CSL_APP_LIN_LINMASK), CSL_APP_LIN_LINMASK_RXIDMASK_MASK, CSL_APP_LIN_LINMASK_RXIDMASK_SHIFT));
824 }
825 
837 static inline Bool
838 LIN_isRxReady(uint32_t base)
839 {
840  /* Parameter Validation */
842 
843  /* Ready Rx ready flag and return status */
844  return(HW_RD_FIELD32_RAW((base + CSL_APP_LIN_SCIFLR), CSL_APP_LIN_SCIFLR_RXRDY_MASK, CSL_APP_LIN_SCIFLR_RXRDY_SHIFT));
845 }
846 
857 static inline uint16_t
858 LIN_getRxIdentifier(uint32_t base)
859 {
860  /* Parameter Validation */
862 
863  /* Ready Rx ready flag and return status */
864  return(HW_RD_FIELD32_RAW((base + CSL_APP_LIN_LINID), CSL_APP_LIN_LINID_RECEIVEDID_MASK, CSL_APP_LIN_LINID_RECEIVEDID_SHIFT));
865 }
866 
878 static inline Bool
879 LIN_isTxMatch(uint32_t base)
880 {
881  /* Parameter Validation */
883 
884  /* Read Tx ID flag and return status */
885  return(HW_RD_FIELD32_RAW((base + CSL_APP_LIN_SCIFLR), CSL_APP_LIN_SCIFLR_IDTXFLAG_MASK, CSL_APP_LIN_SCIFLR_IDTXFLAG_SHIFT));
886 }
887 
899 static inline Bool
900 LIN_isRxMatch(uint32_t base)
901 {
902  /* Parameter Validation */
904 
905  /* Read Tx ID flag and return status */
906  return(HW_RD_FIELD32_RAW((base + CSL_APP_LIN_SCIFLR), CSL_APP_LIN_SCIFLR_IDRXFLAG_MASK, CSL_APP_LIN_SCIFLR_IDRXFLAG_SHIFT));
907 }
908 
942 static inline void
943 LIN_enableInterrupt(uint32_t base, uint32_t intFlags)
944 {
945  /* Parameter Validation */
947 
948  /* Set Interrupt Flags */
949  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCISETINT), HW_RD_REG32_RAW(base + CSL_APP_LIN_SCISETINT)|intFlags);
950 }
951 
985 static inline void
986 LIN_disableInterrupt(uint32_t base, uint32_t intFlags)
987 {
988  /* Parameter Validation */
990 
991  /* Clear Interrupt Flags */
992  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCICLEARINT), intFlags);
993 }
994 
1027 static inline void
1028 LIN_clearInterruptStatus(uint32_t base, uint32_t intFlags)
1029 {
1030  /* Parameter Validation */
1032 
1033  /* Clear Status Flags */
1034  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCIFLR), intFlags);
1035 }
1036 
1070 static inline void
1071 LIN_setInterruptLevel0(uint32_t base, uint32_t intFlags)
1072 {
1073  /* Check the arguments. */
1075 
1076  /* Clear Status Flags */
1077  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCICLEARINTLVL), intFlags);
1078 }
1079 
1113 static inline void
1114 LIN_setInterruptLevel1(uint32_t base, uint32_t intFlags)
1115 {
1116  /* Check the arguments. */
1118 
1119  /* Set interrupt levels to 1 */
1120  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCISETINTLVL), HW_RD_REG32_RAW(base + CSL_APP_LIN_SCISETINTLVL)|intFlags);
1121 }
1122 
1140 static inline void
1141 LIN_enableModuleErrors(uint32_t base, uint32_t errors)
1142 {
1143  /* Check the arguments. */
1145 
1146  /* Clear the IO DFT Enable Key & Enable write access*/
1147  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, (uint32_t)LIN_IO_DFT_KEY);
1148 
1149  /* Enable specified error bits */
1150  HW_WR_REG32_RAW((base + CSL_APP_LIN_IODFTCTRL), HW_RD_REG32_RAW(base + CSL_APP_LIN_IODFTCTRL)|errors);
1151 
1152  /* Clear the IO DFT Enable Key */
1153  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, (uint32_t)CSL_FALSE);
1154 }
1155 
1171 static inline void
1172 LIN_disableModuleErrors(uint32_t base, uint32_t errors)
1173 {
1174  /* Check the arguments. */
1176 
1177  /* Clear the IO DFT Enable Key & Enable write access */
1178  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, (uint32_t)LIN_IO_DFT_KEY);
1179 
1180  /* Disable specified error bits */
1181  HW_WR_REG32_RAW((base + CSL_APP_LIN_IODFTCTRL), HW_RD_REG32_RAW(base + CSL_APP_LIN_IODFTCTRL)&~(errors));
1182 
1183  /* Clear the IO DFT Enable Key */
1184  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, (uint32_t)CSL_FALSE);
1185 }
1186 
1199 static inline void
1201 {
1202  /* Check the arguments. */
1204 
1205  /* Specified error bits */
1206  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_ADAPT_MASK, CSL_APP_LIN_SCIGCR1_ADAPT_SHIFT, CSL_TRUE);
1207 }
1208 
1218 static inline void
1220 {
1221  /* Check the arguments. */
1223 
1224  /* Specified error bits */
1225  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_ADAPT_MASK, CSL_APP_LIN_SCIGCR1_ADAPT_SHIFT, CSL_FALSE);
1226 }
1227 
1239 static inline void
1241 {
1242  /* Check the arguments. */
1244 
1245  /* Set stop bit. */
1246  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_STOPEXTFRAME_MASK, CSL_APP_LIN_SCIGCR1_STOPEXTFRAME_SHIFT, CSL_TRUE);
1247 }
1248 
1261 static inline void
1263 {
1264  /* Check the arguments. */
1266 
1267  /* Set stop bit. */
1268  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_CTYPE_MASK, CSL_APP_LIN_SCIGCR1_CTYPE_SHIFT, type);
1269 }
1270 
1294 static inline void
1295 LIN_setSyncFields(uint32_t base, uint16_t syncBreak, uint16_t delimiter)
1296 {
1297  /* Check the arguments. */
1299  DebugP_assert(syncBreak < 8U);
1300  DebugP_assert((delimiter >= 1U) && (delimiter < 5U));
1301 
1302  /* Clear sync values and set new values */
1303  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_LINCOMP), (CSL_APP_LIN_LINCOMP_SDEL_MASK|CSL_APP_LIN_LINCOMP_SBREAK_MASK),
1304  CSL_APP_LIN_LINCOMP_SDEL_SHIFT, (syncBreak | (delimiter - 1U)));
1305 }
1306 
1315 static inline void
1316 LIN_enableSCIMode(uint32_t base)
1317 {
1318  /* Check the arguments. */
1320 
1321  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_LINMODE_MASK,
1322  CSL_APP_LIN_SCIGCR1_LINMODE_SHIFT, CSL_FALSE);
1323 
1324  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_CLK_COMMANDER_MASK,
1325  CSL_APP_LIN_SCIGCR1_CLK_COMMANDER_SHIFT, CSL_TRUE);
1326 
1327  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_TIMINGMODE_MASK,
1328  CSL_APP_LIN_SCIGCR1_TIMINGMODE_SHIFT, CSL_TRUE);
1329 }
1330 
1339 static inline void
1340 LIN_disableSCIMode(uint32_t base)
1341 {
1342  /* Check the arguments. */
1344 
1345  /* Disable SCI communications mode */
1346  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_CLK_COMMANDER_MASK,
1347  CSL_APP_LIN_SCIGCR1_CLK_COMMANDER_SHIFT, CSL_FALSE);
1348 
1349  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_TIMINGMODE_MASK,
1350  CSL_APP_LIN_SCIGCR1_TIMINGMODE_SHIFT, CSL_FALSE);
1351 
1352  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_LINMODE_MASK,
1353  CSL_APP_LIN_SCIGCR1_LINMODE_SHIFT, CSL_TRUE);
1354 }
1355 
1369 static inline void
1371 {
1372  /* Check the arguments. */
1374  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1375  0U);
1376 
1377  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_COMMMODE_MASK,
1378  CSL_APP_LIN_SCIGCR1_COMMMODE_SHIFT, mode);
1379 }
1380 
1393 static inline void
1395 {
1396  /* Check the arguments. */
1398  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1399  0U);
1400 
1401  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_PARITYENA_MASK,
1402  CSL_APP_LIN_SCIGCR1_PARITYENA_SHIFT, 1U);
1403 
1404  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_PARITY_MASK,
1405  CSL_APP_LIN_SCIGCR1_PARITY_SHIFT, parity);
1406 }
1407 
1416 static inline void
1417 LIN_disableSCIParity(uint32_t base)
1418 {
1419  /* Check the arguments. */
1421  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1422  0U);
1423 
1424  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_PARITYENA_MASK,
1425  CSL_APP_LIN_SCIGCR1_PARITYENA_SHIFT, 0U);
1426 }
1427 
1440 static inline void
1441 LIN_setSCIStopBits(uint32_t base, LIN_SCIStopBits number)
1442 {
1443  /* Check the arguments. */
1445  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1446  0U);
1447 
1448  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_STOP_MASK,
1449  CSL_APP_LIN_SCIGCR1_STOP_SHIFT, number);
1450 }
1451 
1465 static inline void
1467 {
1468  /* Check the arguments. */
1470  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1471  0U);
1472 
1473  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_SLEEP_MASK,
1474  CSL_APP_LIN_SCIGCR1_SLEEP_SHIFT, CSL_TRUE);
1475 }
1476 
1486 static inline void
1488 {
1489  /* Check the arguments. */
1491  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1492  0U);
1493 
1494  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_SLEEP_MASK,
1495  CSL_APP_LIN_SCIGCR1_SLEEP_SHIFT, CSL_FALSE);
1496 }
1497 
1510 static inline void
1511 LIN_enterSCILowPower(uint32_t base)
1512 {
1513  /* Check the arguments. */
1515  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1516  0U);
1517 
1518  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR2), CSL_APP_LIN_SCIGCR2_POWERDOWN_MASK,
1519  CSL_APP_LIN_SCIGCR2_POWERDOWN_SHIFT, CSL_TRUE);
1520 }
1521 
1530 static inline void
1531 LIN_exitSCILowPower(uint32_t base)
1532 {
1533  /* Check the arguments. */
1535  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1536  0U);
1537 
1538  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR2), CSL_APP_LIN_SCIGCR2_POWERDOWN_MASK,
1539  CSL_APP_LIN_SCIGCR2_POWERDOWN_SHIFT, CSL_FALSE);
1540 }
1541 
1553 static inline void
1554 LIN_setSCICharLength(uint32_t base, uint16_t numBits)
1555 {
1556  /* Check the arguments. */
1558  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1559  0U);
1560  DebugP_assert((numBits > 0U) && (numBits < 9U));
1561 
1562  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIFORMAT), CSL_APP_LIN_SCIFORMAT_CHAR_MASK,
1563  CSL_APP_LIN_SCIFORMAT_CHAR_SHIFT, (uint32_t)(numBits - 1U));
1564 }
1565 
1578 static inline void
1579 LIN_setSCIFrameLength(uint32_t base, uint16_t length)
1580 {
1581  /* Check the arguments. */
1583  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1584  0U);
1585  DebugP_assert((length > 0U) && (length < 9U));
1586 
1587  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIFORMAT), CSL_APP_LIN_SCIFORMAT_LENGTH_MASK,
1588  CSL_APP_LIN_SCIFORMAT_LENGTH_SHIFT, (uint32_t)(length - 1U));
1589 }
1590 
1602 static inline Bool
1604 {
1605  /* Check the arguments. */
1607  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1608  0U);
1609 
1610  return((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIFLR) & CSL_APP_LIN_SCIFLR_RXRDY_MASK) == CSL_APP_LIN_SCIFLR_RXRDY_MASK);
1611 }
1612 
1624 static inline Bool
1626 {
1627  /* Check the arguments. */
1629  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1630  0U);
1631 
1632  return((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIFLR) & CSL_APP_LIN_SCIFLR_TXRDY_MASK) == CSL_APP_LIN_SCIFLR_TXRDY_MASK);
1633 }
1634 
1656 static inline uint16_t
1657 LIN_readSCICharNonBlocking(uint32_t base, Bool emulation)
1658 {
1659  /* Check the arguments. */
1661  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1662  0U);
1663 
1664  /* Read specific data register */
1665  return(emulation ? (HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIED) & CSL_APP_LIN_SCIED_ED_MASK) :
1666  (HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIRD) & CSL_APP_LIN_SCIRD_RD_MASK));
1667 }
1668 
1688 static inline uint16_t
1689 LIN_readSCICharBlocking(uint32_t base, Bool emulation)
1690 {
1691  /* Check the arguments. */
1693  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1694  0U);
1695 
1696  /* Wait until a character is available in buffer. */
1697  while(!LIN_isSCIDataAvailable(base))
1698  {
1699  }
1700 
1701  /* Read specific data register */
1702  return(emulation ? (HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIED) & CSL_APP_LIN_SCIED_ED_MASK) :
1703  (HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIRD) & CSL_APP_LIN_SCIRD_RD_MASK));
1704 }
1705 
1720 static inline void
1721 LIN_writeSCICharNonBlocking(uint32_t base, uint16_t data)
1722 {
1723  /* Check the arguments. */
1725  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1726  0U);
1727  DebugP_assert(data <= CSL_APP_LIN_SCITD_TD_MASK);
1728 
1729  /* Set the Tx Data */
1730  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCITD), CSL_APP_LIN_SCITD_TD_MASK, CSL_APP_LIN_SCITD_TD_SHIFT, data);
1731 }
1732 
1744 static inline void
1745 LIN_writeSCICharBlocking(uint32_t base, uint16_t data)
1746 {
1747  /* Check the arguments. */
1749  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1750  0U);
1751  DebugP_assert(data <= CSL_APP_LIN_SCITD_TD_MASK);
1752 
1753  /* Wait until space is available in the transmit buffer. */
1754  while(!LIN_isSCISpaceAvailable(base))
1755  {
1756  }
1757 
1758  /* Set the Tx Data */
1759  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCITD), CSL_APP_LIN_SCITD_TD_MASK, CSL_APP_LIN_SCITD_TD_SHIFT, data);
1760 }
1761 
1780 static inline void
1781 LIN_enableSCIModuleErrors(uint32_t base, uint32_t errors)
1782 {
1783  /* Check the arguments. */
1785  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1786  0U);
1787 
1788  /* Clear the IO DFT Enable Key & Enable write access */
1789  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, LIN_IO_DFT_KEY);
1790 
1791  /* Enable specified error bits */
1792  HW_WR_REG32_RAW((base + CSL_APP_LIN_IODFTCTRL), (HW_RD_REG32_RAW(base + CSL_APP_LIN_IODFTCTRL)|errors));
1793 
1794  /* Clear the IO DFT Enable Key & Enable write access */
1795  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, CSL_FALSE);
1796 }
1797 
1813 static inline void
1814 LIN_disableSCIModuleErrors(uint32_t base, uint32_t errors)
1815 {
1816  /* Check the arguments. */
1818  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1819  0U);
1820 
1821  /* Clear the IO DFT Enable Key & Enable write access */
1822  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, LIN_IO_DFT_KEY);
1823 
1824  /* Disable specified error bits */
1825  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), errors, 0U, CSL_FALSE);
1826 
1827  /* Clear the IO DFT Enable Key & Enable write access */
1828  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, CSL_FALSE);
1829 }
1830 
1858 static inline void
1859 LIN_enableSCIInterrupt(uint32_t base, uint32_t intFlags)
1860 {
1861  /* Check the arguments. */
1863  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1864  0U);
1865 
1866  /* Set specified interrupts */
1867  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCISETINT), (HW_RD_REG32_RAW(base + CSL_APP_LIN_SCISETINT)|intFlags));
1868 }
1869 
1897 static inline void
1898 LIN_disableSCIInterrupt(uint32_t base, uint32_t intFlags)
1899 {
1900  /* Check the arguments. */
1902  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1903  0U);
1904 
1905  /* Set specified interrupts */
1906  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCICLEARINT), (HW_RD_REG32_RAW(base + CSL_APP_LIN_SCICLEARINT)|intFlags));
1907 }
1908 
1935 static inline void
1936 LIN_clearSCIInterruptStatus(uint32_t base, uint32_t intFlags)
1937 {
1938  /* Check the arguments. */
1940  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1941  0U);
1942 
1943  /* Set specified interrupts */
1944  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCIFLR), (HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIFLR)|intFlags));
1945 }
1946 
1974 static inline void
1975 LIN_setSCIInterruptLevel0(uint32_t base, uint32_t intFlags)
1976 {
1977  /* Check the arguments. */
1979  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
1980  0U);
1981 
1982  /* Clear Status Flags */
1983  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCICLEARINTLVL), (HW_RD_REG32_RAW(base + CSL_APP_LIN_SCICLEARINTLVL)|intFlags));
1984 }
1985 
2012 static inline void
2013 LIN_setSCIInterruptLevel1(uint32_t base, uint32_t intFlags)
2014 {
2015  /* Check the arguments. */
2017  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
2018  0U);
2019 
2020  /* Set interrupt levels to 1 */
2021  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCISETINTLVL), HW_RD_REG32_RAW(base + CSL_APP_LIN_SCISETINTLVL)|intFlags);
2022 }
2023 
2035 static inline Bool
2037 {
2038  /* Check the arguments. */
2040  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
2041  0U);
2042 
2043  /* Read Rx Idle flag and return status */
2044  return((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIFLR) & CSL_APP_LIN_SCIFLR_IDLE_MASK) == 0U);
2045 }
2046 
2059 static inline Bool
2061 {
2062  /* Check the arguments. */
2064  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
2065  0U);
2066 
2067  /* Read Rx Idle flag and return status */
2068  return((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIFLR) & CSL_APP_LIN_SCIFLR_WAKEUP_MASK) == CSL_APP_LIN_SCIFLR_WAKEUP_MASK);
2069 }
2070 
2083 static inline Bool
2085 {
2086  /* Check the arguments. */
2088  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
2089  0U);
2090 
2091  /* Read Rx Idle flag and return status */
2092  return((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIFLR) & CSL_APP_LIN_SCIFLR_RXWAKE_MASK) == CSL_APP_LIN_SCIFLR_RXWAKE_MASK);
2093 }
2094 
2106 static inline Bool
2108 {
2109  /* Check the arguments. */
2111  DebugP_assert((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1) & CSL_APP_LIN_SCIGCR1_LINMODE_MASK) ==
2112  0U);
2113 
2114  /* Read Rx Idle flag and return status */
2115  return((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIFLR) & CSL_APP_LIN_SCIFLR_BRKDT_MASK) == CSL_APP_LIN_SCIFLR_BRKDT_MASK);
2116 }
2117 
2129 static inline void
2130 LIN_enableModule(uint32_t base)
2131 {
2132  /* Check the arguments. */
2134 
2135  /* Set reset bit. */
2136  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR0), CSL_APP_LIN_SCIGCR0_RESET_MASK, CSL_APP_LIN_SCIGCR0_RESET_SHIFT, CSL_TRUE);
2137 
2138  /* Enable TX and RX pin control functionality. */
2139  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIPIO0), CSL_APP_LIN_SCIPIO0_RXFUNC_MASK, CSL_APP_LIN_SCIPIO0_RXFUNC_SHIFT, CSL_TRUE);
2140  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIPIO0), CSL_APP_LIN_SCIPIO0_TXFUNC_MASK, CSL_APP_LIN_SCIPIO0_TXFUNC_SHIFT, CSL_TRUE);
2141 }
2142 
2154 static inline void
2155 LIN_disableModule(uint32_t base)
2156 {
2157  /* Check the arguments. */
2159 
2160  /* Disable TX and RX pin control functionality. */
2161  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIPIO0), CSL_APP_LIN_SCIPIO0_RXFUNC_MASK, CSL_APP_LIN_SCIPIO0_RXFUNC_SHIFT, CSL_FALSE);
2162  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIPIO0), CSL_APP_LIN_SCIPIO0_TXFUNC_MASK, CSL_APP_LIN_SCIPIO0_TXFUNC_SHIFT, CSL_FALSE);
2163 
2164  /* Reset reset bit. */
2165  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR0), CSL_APP_LIN_SCIGCR0_RESET_MASK, CSL_APP_LIN_SCIGCR0_RESET_SHIFT, CSL_FALSE);
2166 }
2167 
2183 static inline void
2184 LIN_setBaudRatePrescaler(uint32_t base, uint32_t prescaler,
2185  uint32_t divider)
2186 {
2187  /* Check the arguments. */
2189  DebugP_assert(prescaler <= (CSL_APP_LIN_BRSR_SCI_LIN_PSL_MASK | CSL_APP_LIN_BRSR_SCI_LIN_PSH_MASK));
2190  DebugP_assert(divider <= (CSL_APP_LIN_BRSR_M_MASK >> CSL_APP_LIN_BRSR_M_SHIFT));
2191 
2192  /* Set baud rate prescaler and divider. */
2193  HW_WR_REG32_RAW((base + CSL_APP_LIN_BRSR), (prescaler | (divider << CSL_APP_LIN_BRSR_M_SHIFT)));
2194 }
2195 
2205 static inline void
2207 {
2208  /* Check the arguments. */
2210 
2211  /* Enable transmit bit. */
2212  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCIGCR1), HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1)|CSL_APP_LIN_SCIGCR1_TXENA_MASK);
2213 }
2214 
2224 static inline void
2226 {
2227  /* Check the arguments. */
2229 
2230  /* Enable transmit bit. */
2231  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCIGCR1), HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1)&~(CSL_APP_LIN_SCIGCR1_TXENA_MASK));
2232 }
2233 
2243 static inline void
2245 {
2246  /* Check the arguments. */
2248 
2249  /* Enable receive bit. */
2250  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCIGCR1), HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1)|CSL_APP_LIN_SCIGCR1_RXENA_MASK);
2251 }
2252 
2262 static inline void
2264 {
2265  /* Check the arguments. */
2267 
2268  /* Disable receive bit. */
2269  HW_WR_REG32_RAW((base + CSL_APP_LIN_SCIGCR1), HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIGCR1)&~(CSL_APP_LIN_SCIGCR1_RXENA_MASK));
2270 }
2271 
2285 static inline void
2287 {
2288  /* Check the arguments. */
2290 
2291  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_SWNRST_MASK, CSL_APP_LIN_SCIGCR1_SWNRST_SHIFT, CSL_FALSE);
2292  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_SWNRST_MASK, CSL_APP_LIN_SCIGCR1_SWNRST_SHIFT, CSL_TRUE);
2293 }
2294 
2309 static inline void
2311 {
2312  /* Check the arguments. */
2314 
2315  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_SWNRST_MASK, CSL_APP_LIN_SCIGCR1_SWNRST_SHIFT, CSL_FALSE);
2316 }
2317 
2330 static inline void
2332 {
2333  /* Check the arguments. */
2335 
2336  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_SWNRST_MASK, CSL_APP_LIN_SCIGCR1_SWNRST_SHIFT, CSL_TRUE);
2337 }
2338 
2350 static inline Bool
2351 LIN_isBusBusy(uint32_t base)
2352 {
2353  /* Check the arguments. */
2355 
2356  return((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIFLR) & CSL_APP_LIN_SCIFLR_BUSY_MASK) == CSL_APP_LIN_SCIFLR_BUSY_MASK);
2357 }
2358 
2370 static inline Bool
2371 LIN_isTxBufferEmpty(uint32_t base)
2372 {
2373  /* Check the arguments. */
2375 
2376  return((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIFLR) & CSL_APP_LIN_SCIFLR_TXEMPTY_MASK) == CSL_APP_LIN_SCIFLR_TXEMPTY_MASK);
2377 }
2378 
2400 static inline void
2401 LIN_enableExtLoopback(uint32_t base, LIN_LoopbackType loopbackType,
2402  LIN_AnalogLoopback path)
2403 {
2404  /* Check the arguments. */
2406 
2407  /* Clear the IO DFT Enable Key */
2408  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, LIN_IO_DFT_KEY);
2409 
2410  /* Set loopback Type */
2411  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_LPBENA_MASK, CSL_APP_LIN_IODFTCTRL_LPBENA_SHIFT, loopbackType);
2412 
2413  /* Set Analog Loopback Path */
2414  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_RXPENA_MASK, CSL_APP_LIN_IODFTCTRL_RXPENA_SHIFT, path);
2415 }
2416 
2428 static inline void
2430 {
2431  /* Check the arguments. */
2433 
2434  /* Set loopback Type */
2435  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_LPBENA_MASK, CSL_APP_LIN_IODFTCTRL_LPBENA_SHIFT, CSL_FALSE);
2436 
2437  /* Set Analog Loopback Path */
2438  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_RXPENA_MASK, CSL_APP_LIN_IODFTCTRL_RXPENA_SHIFT, CSL_FALSE);
2439 }
2440 
2450 static inline void
2452 {
2453  /* Check the arguments. */
2455 
2456  /* Set loopback Type */
2457  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_LOOPBACK_MASK, CSL_APP_LIN_SCIGCR1_LOOPBACK_SHIFT, CSL_TRUE);
2458 }
2459 
2469 static inline void
2471 {
2472  /* Check the arguments. */
2474 
2475  /* Set loopback Type */
2476  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_LOOPBACK_MASK, CSL_APP_LIN_SCIGCR1_LOOPBACK_SHIFT, CSL_FALSE);
2477 }
2478 
2512 static inline uint32_t
2514 {
2515  /* Check the arguments. */
2517 
2518  /* Read and return the flag register */
2519  return(HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIFLR));
2520 }
2521 
2533 static inline uint32_t
2535 {
2536  /* Check the arguments. */
2538 
2539  /* Read and return the flag register */
2540  return(HW_RD_REG32_RAW(base + CSL_APP_LIN_SCISETINTLVL));
2541 }
2542 
2578 static inline uint16_t
2580 {
2581  /* Check the arguments. */
2583 
2584  /* Read and return the flag register */
2585  return(HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIINTVECT0) & CSL_APP_LIN_SCIINTVECT0_INTVECT0_MASK);
2586 }
2587 
2623 static inline uint16_t
2625 {
2626  /* Check the arguments. */
2628 
2629  /* Read and return the flag register */
2630  return(HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIINTVECT1) & CSL_APP_LIN_SCIINTVECT1_INTVECT1_MASK);
2631 }
2632 
2641 static inline void
2643 {
2644  /* Check the arguments. */
2646 
2647  /* Read and return the flag register */
2648  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_MBUFMODE_MASK, CSL_APP_LIN_SCIGCR1_MBUFMODE_SHIFT, CSL_TRUE);
2649 }
2650 
2659 static inline void
2661 {
2662  /* Check the arguments. */
2664 
2665  /* Read and return the flag register */
2666  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_MBUFMODE_MASK, CSL_APP_LIN_SCIGCR1_MBUFMODE_SHIFT, CSL_FALSE);
2667 }
2668 
2682 static inline void
2683 LIN_setTransmitDelay(uint32_t base, uint16_t delay)
2684 {
2685  /* Check the arguments. */
2687  DebugP_assert(delay < 8U);
2688 
2689  /* Clear and Set the IO DFT Enable Key */
2690  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, LIN_IO_DFT_KEY);
2691 
2692  /* Set the delay value */
2693  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_TXSHIFT_MASK, CSL_APP_LIN_IODFTCTRL_TXSHIFT_SHIFT, delay);
2694 
2695  /* Clear the IO DFT Enable Key */
2696  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, CSL_FALSE);
2697 }
2698 
2715 static inline void
2717 {
2718  /* Check the arguments. */
2720 
2721  /* Clear and Set the IO DFT Enable Key */
2722  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, LIN_IO_DFT_KEY);
2723 
2724  /* Set the delay value */
2725  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_PINSAMPLEMASK_MASK, CSL_APP_LIN_IODFTCTRL_PINSAMPLEMASK_SHIFT, mask);
2726 
2727  /* Clear the IO DFT Enable Key */
2728  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_IODFTCTRL), CSL_APP_LIN_IODFTCTRL_IODFTENA_MASK, CSL_APP_LIN_IODFTCTRL_IODFTENA_SHIFT, CSL_FALSE);
2729 }
2730 
2746 static inline void
2748 {
2749  /* Check the arguments. */
2751 
2752  /* Clear and Set the IO DFT Enable Key */
2753  HW_WR_FIELD32_RAW((base + CSL_APP_LIN_SCIGCR1), CSL_APP_LIN_SCIGCR1_CONT_MASK, CSL_APP_LIN_SCIGCR1_CONT_SHIFT, mode);
2754 }
2755 
2769 static inline Bool
2770 LIN_getPinStatus(uint32_t base, LIN_PinType pin)
2771 {
2772  /* Check the arguments. */
2774 
2775  return((HW_RD_REG32_RAW(base + CSL_APP_LIN_SCIPIO2) & pin) == pin);
2776 }
2777 
2778 #ifdef __cplusplus
2779 }
2780 #endif
2781 
2782 #endif /* #ifndef LIN_V0_H_ */
2783 
LIN_MSG_FILTER_IDBYTE
@ LIN_MSG_FILTER_IDBYTE
Definition: lin/v0/lin.h:285
LIN_sendData
void LIN_sendData(uint32_t base, uint16_t *data)
This function sends the data.
LIN_MessageFilter
LIN_MessageFilter
The following are defines for the type parameter of the LIN_setMessageFiltering() function.
Definition: lin/v0/lin.h:284
LIN_LOOPBACK_DIGITAL
@ LIN_LOOPBACK_DIGITAL
Digital Loopback Mode.
Definition: lin/v0/lin.h:244
LIN_disableParity
static void LIN_disableParity(uint32_t base)
Disable Parity mode.
Definition: lin/v0/lin.h:502
LIN_enableInterrupt
static void LIN_enableInterrupt(uint32_t base, uint32_t intFlags)
Enable interrupts.
Definition: lin/v0/lin.h:943
LIN_disableModule
static void LIN_disableModule(uint32_t base)
Disable the LIN module.
Definition: lin/v0/lin.h:2155
LIN_isSCISpaceAvailable
static Bool LIN_isSCISpaceAvailable(uint32_t base)
Check if Space is available in SCI Transmit Buffer.
Definition: lin/v0/lin.h:1625
LIN_DebugMode
LIN_DebugMode
The following are defines for the mode parameter of the LIN_setDebugSuspendMode() function.
Definition: lin/v0/lin.h:300
LIN_COMM_LIN_USELENGTHVAL
@ LIN_COMM_LIN_USELENGTHVAL
Definition: lin/v0/lin.h:261
LIN_setSyncFields
static void LIN_setSyncFields(uint32_t base, uint16_t syncBreak, uint16_t delimiter)
Set Sync Break Extend and Delimiter.
Definition: lin/v0/lin.h:1295
LIN_enterSCILowPower
static void LIN_enterSCILowPower(uint32_t base)
Enter SCI Local Low-Power Mode.
Definition: lin/v0/lin.h:1511
LIN_disableModuleErrors
static void LIN_disableModuleErrors(uint32_t base, uint32_t errors)
Disable Module Errors for Testing.
Definition: lin/v0/lin.h:1172
LIN_triggerChecksumCompare
static void LIN_triggerChecksumCompare(uint32_t base)
Trigger Checksum Compare.
Definition: lin/v0/lin.h:668
LIN_disableExtLoopback
static void LIN_disableExtLoopback(uint32_t base)
Disable External Loopback mode for self test.
Definition: lin/v0/lin.h:2429
LIN_setMessageFiltering
static void LIN_setMessageFiltering(uint32_t base, LIN_MessageFilter type)
Set Message filtering Type.
Definition: lin/v0/lin.h:466
LIN_disableAutomaticBaudrate
static void LIN_disableAutomaticBaudrate(uint32_t base)
Disable Automatic Baudrate Adjustment.
Definition: lin/v0/lin.h:1219
LIN_isBaseValid
static Bool LIN_isBaseValid(uint32_t base)
Checks a LIN base address.
Definition: lin/v0/lin.h:400
LIN_enableIntLoopback
static void LIN_enableIntLoopback(uint32_t base)
Enable Internal Loopback mode for self test.
Definition: lin/v0/lin.h:2451
LIN_ChecksumType
LIN_ChecksumType
The following are defines for the type parameter of the LIN_setChecksumType() function.
Definition: lin/v0/lin.h:292
LIN_performSoftwareReset
static void LIN_performSoftwareReset(uint32_t base)
Perform software reset.
Definition: lin/v0/lin.h:2286
LIN_SCI_PAR_ODD
@ LIN_SCI_PAR_ODD
Definition: lin/v0/lin.h:319
LIN_LOOPBACK_ANALOG
@ LIN_LOOPBACK_ANALOG
Analog Loopback Mode.
Definition: lin/v0/lin.h:245
LIN_getTxMask
static uint16_t LIN_getTxMask(uint32_t base)
Gets the transmit ID mask.
Definition: lin/v0/lin.h:796
LIN_IO_DFT_KEY
#define LIN_IO_DFT_KEY
LIN IO DFT Key which when written in IODFTENA enables the User and Previledge mode Writes.
Definition: lin/v0/lin.h:74
LIN_MSG_FILTER_IDRESPONDER
@ LIN_MSG_FILTER_IDRESPONDER
Definition: lin/v0/lin.h:286
LIN_enableDataReceiver
static void LIN_enableDataReceiver(uint32_t base)
Enable Receive Data Transfer.
Definition: lin/v0/lin.h:2244
SystemP.h
LIN_setTxMask
static void LIN_setTxMask(uint32_t base, uint16_t mask)
Sets the transmit ID mask.
Definition: lin/v0/lin.h:757
LIN_sendChecksum
static void LIN_sendChecksum(uint32_t base)
Send Checksum Byte.
Definition: lin/v0/lin.h:649
LIN_PinSampleMask
LIN_PinSampleMask
The following are defines for the mask parameter of the LIN_setPinSampleMask() function.
Definition: lin/v0/lin.h:308
LIN_setSCIStopBits
static void LIN_setSCIStopBits(uint32_t base, LIN_SCIStopBits number)
Set the number of stop bits for SCI.
Definition: lin/v0/lin.h:1441
LIN_SCIParityType
LIN_SCIParityType
The following are defines for the parity parameter of the LIN_enableSCIParity() function.
Definition: lin/v0/lin.h:318
LIN_enableModuleErrors
static void LIN_enableModuleErrors(uint32_t base, uint32_t errors)
Enable Module Errors for Testing.
Definition: lin/v0/lin.h:1141
LIN_COMM_SCI_IDLELINE
@ LIN_COMM_SCI_IDLELINE
Definition: lin/v0/lin.h:269
LIN_setIDResponderTask
static void LIN_setIDResponderTask(uint32_t base, uint16_t identifier)
Set ID-ResponderTask.
Definition: lin/v0/lin.h:573
LIN_isRxMatch
static Bool LIN_isRxMatch(uint32_t base)
Checks for Rx ID Match Received.
Definition: lin/v0/lin.h:900
LIN_isSCIBreakDetected
static Bool LIN_isSCIBreakDetected(uint32_t base)
Check if SCI Detected a Break Condition.
Definition: lin/v0/lin.h:2107
LIN_setTransmitDelay
static void LIN_setTransmitDelay(uint32_t base, uint16_t delay)
Set Transmit Pin Delay.
Definition: lin/v0/lin.h:2683
LIN_setRxMask
static void LIN_setRxMask(uint32_t base, uint16_t mask)
Sets the receive ID mask.
Definition: lin/v0/lin.h:777
LIN_setInterruptLevel0
static void LIN_setInterruptLevel0(uint32_t base, uint32_t intFlags)
Set interrupt level to 0.
Definition: lin/v0/lin.h:1071
LIN_readSCICharBlocking
static uint16_t LIN_readSCICharBlocking(uint32_t base, Bool emulation)
Reads a SCI character with Blocking.
Definition: lin/v0/lin.h:1689
LIN_SCI_PAR_EVEN
@ LIN_SCI_PAR_EVEN
Definition: lin/v0/lin.h:320
LIN_setSCIInterruptLevel1
static void LIN_setSCIInterruptLevel1(uint32_t base, uint32_t intFlags)
Set interrupt level to 1.
Definition: lin/v0/lin.h:2013
LIN_SCIStopBits
LIN_SCIStopBits
The following are defines for the number parameter of the LIN_setSCIStopBits() function.
Definition: lin/v0/lin.h:326
LIN_DEBUG_FROZEN
@ LIN_DEBUG_FROZEN
Freeze module during debug.
Definition: lin/v0/lin.h:301
LIN_disableSCIMode
static void LIN_disableSCIMode(uint32_t base)
Disable SCI Mode.
Definition: lin/v0/lin.h:1340
LIN_disableMultibufferMode
static void LIN_disableMultibufferMode(uint32_t base)
Disable Multi-buffer Mode.
Definition: lin/v0/lin.h:2660
LIN_enterSleep
static void LIN_enterSleep(uint32_t base)
Entering LIN sleep signal.
Definition: lin/v0/lin.h:630
LIN_LINMode
LIN_LINMode
The following are defines for the mode parameter of the LIN_setLINMode() function.
Definition: lin/v0/lin.h:276
LIN_ID5
#define LIN_ID5
Definition: lin/v0/lin.h:93
SemaphoreP.h
LIN_setSCICharLength
static void LIN_setSCICharLength(uint32_t base, uint16_t numBits)
Set SCI character length.
Definition: lin/v0/lin.h:1554
LIN_disableIntLoopback
static void LIN_disableIntLoopback(uint32_t base)
Disable Internal Loopback mode for self test.
Definition: lin/v0/lin.h:2470
LIN_CommMode
LIN_CommMode
The following are defines for the mode parameter of the LIN_setCommMode() function.
Definition: lin/v0/lin.h:260
LIN_getRxIdentifier
static uint16_t LIN_getRxIdentifier(uint32_t base)
Get last received identifier.
Definition: lin/v0/lin.h:858
LIN_setBaudRatePrescaler
static void LIN_setBaudRatePrescaler(uint32_t base, uint32_t prescaler, uint32_t divider)
Set Baud Rate Prescaler.
Definition: lin/v0/lin.h:2184
LIN_setSCIInterruptLevel0
static void LIN_setSCIInterruptLevel0(uint32_t base, uint32_t intFlags)
Set interrupt level to 0.
Definition: lin/v0/lin.h:1975
LIN_enableExtLoopback
static void LIN_enableExtLoopback(uint32_t base, LIN_LoopbackType loopbackType, LIN_AnalogLoopback path)
Enable External Loopback mode for self test.
Definition: lin/v0/lin.h:2401
LIN_ANALOG_LOOP_RX
@ LIN_ANALOG_LOOP_RX
Analog loopback through receive pin.
Definition: lin/v0/lin.h:254
LIN_PINTYPE_TX
@ LIN_PINTYPE_TX
Definition: lin/v0/lin.h:335
LIN_isRxReady
static Bool LIN_isRxReady(uint32_t base)
Gets the receive ID mask.
Definition: lin/v0/lin.h:838
LIN_enableMultibufferMode
static void LIN_enableMultibufferMode(uint32_t base)
Enable Multi-buffer Mode.
Definition: lin/v0/lin.h:2642
LIN_disableSCISleepMode
static void LIN_disableSCISleepMode(uint32_t base)
Disable SCI Sleep mode.
Definition: lin/v0/lin.h:1487
LIN_ANALOG_LOOP_NONE
@ LIN_ANALOG_LOOP_NONE
Default path for digital loopback mode.
Definition: lin/v0/lin.h:252
LIN_MODE_LIN_COMMANDER
@ LIN_MODE_LIN_COMMANDER
Definition: lin/v0/lin.h:278
LIN_enableSCIParity
static void LIN_enableSCIParity(uint32_t base, LIN_SCIParityType parity)
Enable SCI Parity mode.
Definition: lin/v0/lin.h:1394
LIN_disableInterrupt
static void LIN_disableInterrupt(uint32_t base, uint32_t intFlags)
Disable interrupts.
Definition: lin/v0/lin.h:986
LIN_clearSCIInterruptStatus
static void LIN_clearSCIInterruptStatus(uint32_t base, uint32_t intFlags)
Clear SCI interrupt status.
Definition: lin/v0/lin.h:1936
LIN_disableDataTransmitter
static void LIN_disableDataTransmitter(uint32_t base)
Disable Transmit Data Transfer.
Definition: lin/v0/lin.h:2225
LIN_isTxMatch
static Bool LIN_isTxMatch(uint32_t base)
Checks for Tx ID Match Received.
Definition: lin/v0/lin.h:879
LIN_readSCICharNonBlocking
static uint16_t LIN_readSCICharNonBlocking(uint32_t base, Bool emulation)
Reads a SCI character without Blocking.
Definition: lin/v0/lin.h:1657
LIN_MODE_LIN_RESPONDER
@ LIN_MODE_LIN_RESPONDER
Definition: lin/v0/lin.h:277
LIN_stopExtendedFrame
static void LIN_stopExtendedFrame(uint32_t base)
Stops LIN Extended Frame Communication.
Definition: lin/v0/lin.h:1240
LIN_disableSCIParity
static void LIN_disableSCIParity(uint32_t base)
Disable SCI Parity mode.
Definition: lin/v0/lin.h:1417
LIN_getRxMask
static uint16_t LIN_getRxMask(uint32_t base)
Gets the receive ID mask.
Definition: lin/v0/lin.h:817
LIN_getData
void LIN_getData(uint32_t base, uint16_t *const data)
This function reads the received data.
LIN_isSCIReceiverIdle
static Bool LIN_isSCIReceiverIdle(uint32_t base)
Check if SCI Receiver is Idle.
Definition: lin/v0/lin.h:2036
LIN_setSCICommMode
static void LIN_setSCICommMode(uint32_t base, LIN_SCICommMode mode)
Set SCI communication mode.
Definition: lin/v0/lin.h:1370
HwiP.h
LIN_getSCITxFrameType
static Bool LIN_getSCITxFrameType(uint32_t base)
Gets the SCI Transmit Frame Type.
Definition: lin/v0/lin.h:2060
LIN_isTxReady
static Bool LIN_isTxReady(uint32_t base)
Check Tx buffer ready flag.
Definition: lin/v0/lin.h:689
LIN_ID2
#define LIN_ID2
Definition: lin/v0/lin.h:90
LIN_generateParityID
static uint16_t LIN_generateParityID(uint16_t identifier)
Generate Parity Identifier.
Definition: lin/v0/lin.h:527
LIN_setSCIFrameLength
static void LIN_setSCIFrameLength(uint32_t base, uint16_t length)
Set SCI Frame Length.
Definition: lin/v0/lin.h:1579
LIN_setMaximumBaudRate
static void LIN_setMaximumBaudRate(uint32_t base, uint32_t clock)
Set Maximum Baud Rate Prescaler.
Definition: lin/v0/lin.h:444
LIN_LoopbackType
LIN_LoopbackType
The following are defines for the type parameter of the LIN_enableExtLoopback() function.
Definition: lin/v0/lin.h:243
LIN_enableParity
static void LIN_enableParity(uint32_t base)
Enable Parity mode.
Definition: lin/v0/lin.h:484
LIN_PINMASK_NONE
@ LIN_PINMASK_NONE
Definition: lin/v0/lin.h:309
LIN_ID4
#define LIN_ID4
Definition: lin/v0/lin.h:92
LIN_isTxBufferEmpty
static Bool LIN_isTxBufferEmpty(uint32_t base)
Check if the Transmit Buffer is Empty.
Definition: lin/v0/lin.h:2371
LIN_enableSCIMode
static void LIN_enableSCIMode(uint32_t base)
Enable SCI Mode.
Definition: lin/v0/lin.h:1316
LIN_enterSoftwareReset
static void LIN_enterSoftwareReset(uint32_t base)
Put LIN into its reset state.
Definition: lin/v0/lin.h:2310
LIN_setPinSampleMask
static void LIN_setPinSampleMask(uint32_t base, LIN_PinSampleMask mask)
Set Pin Sample Mask.
Definition: lin/v0/lin.h:2716
LIN_getInterruptLine1Offset
static uint16_t LIN_getInterruptLine1Offset(uint32_t base)
Gets the Interrupt Vector Offset for Line 1.
Definition: lin/v0/lin.h:2624
LIN_disableDataReceiver
static void LIN_disableDataReceiver(uint32_t base)
Disable Receive Data Transfer.
Definition: lin/v0/lin.h:2263
LIN_enableSCIInterrupt
static void LIN_enableSCIInterrupt(uint32_t base, uint32_t intFlags)
Enable SCI interrupts.
Definition: lin/v0/lin.h:1859
LIN_CHECKSUM_ENHANCED
@ LIN_CHECKSUM_ENHANCED
Definition: lin/v0/lin.h:294
LIN_COMM_SCI_ADDRBIT
@ LIN_COMM_SCI_ADDRBIT
Definition: lin/v0/lin.h:270
LIN_writeSCICharBlocking
static void LIN_writeSCICharBlocking(uint32_t base, uint16_t data)
Sends a SCI character with blocking.
Definition: lin/v0/lin.h:1745
LIN_WAKEUP_KEY
#define LIN_WAKEUP_KEY
LIN/SCI Wakeup signal is sent by sending an byte with value 0xF0.
Definition: lin/v0/lin.h:78
LIN_ID1
#define LIN_ID1
Definition: lin/v0/lin.h:89
LIN_setLINMode
static void LIN_setLINMode(uint32_t base, LIN_LINMode mode)
Sets the LIN mode.
Definition: lin/v0/lin.h:418
LIN_enableDataTransmitter
static void LIN_enableDataTransmitter(uint32_t base)
Enable Transmit Data Transfer.
Definition: lin/v0/lin.h:2206
LIN_setCommMode
static void LIN_setCommMode(uint32_t base, LIN_CommMode mode)
Set LIN communication mode.
Definition: lin/v0/lin.h:737
LIN_setIDByte
static void LIN_setIDByte(uint32_t base, uint16_t identifier)
Set ID Byte.
Definition: lin/v0/lin.h:553
LIN_isBusBusy
static Bool LIN_isBusBusy(uint32_t base)
Check if Bus is Busy.
Definition: lin/v0/lin.h:2351
LIN_exitSCILowPower
static void LIN_exitSCILowPower(uint32_t base)
Exit SCI Local Low-Power Mode.
Definition: lin/v0/lin.h:1531
LIN_getInterruptStatus
static uint32_t LIN_getInterruptStatus(uint32_t base)
Get Interrupt Flags Status.
Definition: lin/v0/lin.h:2513
LIN_getInterruptLine0Offset
static uint16_t LIN_getInterruptLine0Offset(uint32_t base)
Gets the Interrupt Vector Offset for Line 0.
Definition: lin/v0/lin.h:2579
LIN_SCI_STOP_ONE
@ LIN_SCI_STOP_ONE
Definition: lin/v0/lin.h:327
LIN_COMM_LIN_ID4ID5LENCTL
@ LIN_COMM_LIN_ID4ID5LENCTL
Definition: lin/v0/lin.h:262
LIN_writeSCICharNonBlocking
static void LIN_writeSCICharNonBlocking(uint32_t base, uint16_t data)
Sends a SCI character without Blocking.
Definition: lin/v0/lin.h:1721
LIN_SCICommMode
LIN_SCICommMode
The following are defines for the mode parameter of the LIN_setSCICommMode() function.
Definition: lin/v0/lin.h:268
LIN_exitSoftwareReset
static void LIN_exitSoftwareReset(uint32_t base)
Put LIN into its ready state.
Definition: lin/v0/lin.h:2331
LIN_getPinStatus
static Bool LIN_getPinStatus(uint32_t base, LIN_PinType pin)
Get the Status of LIN TX/RX Pin status.
Definition: lin/v0/lin.h:2770
LIN_CHECKSUM_CLASSIC
@ LIN_CHECKSUM_CLASSIC
Definition: lin/v0/lin.h:293
LIN_setChecksumType
static void LIN_setChecksumType(uint32_t base, LIN_ChecksumType type)
Set Checksum Type.
Definition: lin/v0/lin.h:1262
LIN_ID3
#define LIN_ID3
Definition: lin/v0/lin.h:91
LIN_SCI_STOP_TWO
@ LIN_SCI_STOP_TWO
Definition: lin/v0/lin.h:328
LIN_ID0
#define LIN_ID0
Definition: lin/v0/lin.h:88
LIN_AnalogLoopback
LIN_AnalogLoopback
The following are defines for the path parameter of the LIN_enableExtLoopback() function.
Definition: lin/v0/lin.h:251
LIN_enableAutomaticBaudrate
static void LIN_enableAutomaticBaudrate(uint32_t base)
Enable Automatic Baudrate Adjustment.
Definition: lin/v0/lin.h:1200
LIN_PINTYPE_RX
@ LIN_PINTYPE_RX
Definition: lin/v0/lin.h:336
LIN_getSCIRxFrameType
static Bool LIN_getSCIRxFrameType(uint32_t base)
Gets the SCI Receiver Frame Type.
Definition: lin/v0/lin.h:2084
DebugP_assert
#define DebugP_assert(expression)
Function to call for assert check.
Definition: DebugP.h:159
LIN_disableSCIModuleErrors
static void LIN_disableSCIModuleErrors(uint32_t base, uint32_t errors)
Disable SCI Module Errors for Testing.
Definition: lin/v0/lin.h:1814
LIN_getInterruptLevel
static uint32_t LIN_getInterruptLevel(uint32_t base)
Get the Interrupt Level.
Definition: lin/v0/lin.h:2534
LIN_isSCIDataAvailable
static Bool LIN_isSCIDataAvailable(uint32_t base)
Check if new SCI data is ready to be read.
Definition: lin/v0/lin.h:1603
LIN_clearInterruptStatus
static void LIN_clearInterruptStatus(uint32_t base, uint32_t intFlags)
Clear interrupt status.
Definition: lin/v0/lin.h:1028
LIN_setDebugSuspendMode
static void LIN_setDebugSuspendMode(uint32_t base, LIN_DebugMode mode)
Set the Debug Suspended Mode.
Definition: lin/v0/lin.h:2747
LIN_sendWakeupSignal
static void LIN_sendWakeupSignal(uint32_t base)
Send LIN wakeup signal.
Definition: lin/v0/lin.h:591
LIN_PINMASK_CENTER_SCLK
@ LIN_PINMASK_CENTER_SCLK
Definition: lin/v0/lin.h:311
LIN_PINMASK_CENTER_2SCLK
@ LIN_PINMASK_CENTER_2SCLK
Definition: lin/v0/lin.h:312
LIN_ANALOG_LOOP_TX
@ LIN_ANALOG_LOOP_TX
Analog loopback through transmit pin.
Definition: lin/v0/lin.h:253
LIN_setInterruptLevel1
static void LIN_setInterruptLevel1(uint32_t base, uint32_t intFlags)
Set interrupt level to 1.
Definition: lin/v0/lin.h:1114
LIN_PINMASK_CENTER
@ LIN_PINMASK_CENTER
Definition: lin/v0/lin.h:310
LIN_enableSCISleepMode
static void LIN_enableSCISleepMode(uint32_t base)
Enable SCI Sleep mode.
Definition: lin/v0/lin.h:1466
LIN_initModule
void LIN_initModule(uint32_t base)
This function initializes the LIN module.
LIN_disableSCIInterrupt
static void LIN_disableSCIInterrupt(uint32_t base, uint32_t intFlags)
Disable SCI interrupts.
Definition: lin/v0/lin.h:1898
LIN_setFrameLength
static void LIN_setFrameLength(uint32_t base, uint16_t length)
Set LIN Frame Length.
Definition: lin/v0/lin.h:712
LIN_DEBUG_COMPLETE
@ LIN_DEBUG_COMPLETE
Complete Tx/Rx before Freezing.
Definition: lin/v0/lin.h:302
LIN_enableModule
static void LIN_enableModule(uint32_t base)
Enables the LIN module.
Definition: lin/v0/lin.h:2130
LIN_enableSCIModuleErrors
static void LIN_enableSCIModuleErrors(uint32_t base, uint32_t errors)
Enable SCI Module Errors for Testing.
Definition: lin/v0/lin.h:1781
LIN_PinType
LIN_PinType
The following are defines for the pin parameter of the LIN_getPinStatus() function.
Definition: lin/v0/lin.h:334