AM65x MCU+ SDK  09.01.00
tisci_clocks.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2023 Texas Instruments Incorporated
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions
6  * are met:
7  *
8  * Redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer.
10  *
11  * Redistributions in binary form must reproduce the above copyright
12  * notice, this list of conditions and the following disclaimer in the
13  * documentation and/or other materials provided with the
14  * distribution.
15  *
16  * Neither the name of Texas Instruments Incorporated nor the names of
17  * its contributors may be used to endorse or promote products derived
18  * from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  *
32  */
51 #ifndef SOC_AM6_CLOCKS_H
52 #define SOC_AM6_CLOCKS_H
53 
54 #define TISCI_DEV_DCC4_BUS_DCC_INPUT00_CLK 0
55 #define TISCI_DEV_DCC4_BUS_DCC_CLKSRC7_CLK 1
56 #define TISCI_DEV_DCC4_BUS_DCC_CLKSRC4_CLK 2
57 #define TISCI_DEV_DCC4_BUS_DCC_CLKSRC3_CLK 3
58 #define TISCI_DEV_DCC4_BUS_VBUS_CLK 4
59 #define TISCI_DEV_DCC4_BUS_DCC_INPUT01_CLK 5
60 #define TISCI_DEV_DCC4_BUS_DCC_CLKSRC5_CLK 6
61 #define TISCI_DEV_DCC4_BUS_DCC_INPUT02_CLK 7
62 #define TISCI_DEV_DCC4_BUS_DCC_CLKSRC0_CLK 8
63 #define TISCI_DEV_DCC4_BUS_DCC_CLKSRC6_CLK 9
64 #define TISCI_DEV_DCC4_BUS_DCC_INPUT10_CLK 10
65 #define TISCI_DEV_DCC4_BUS_DCC_CLKSRC2_CLK 11
66 
67 #define TISCI_DEV_DCC6_BUS_DCC_INPUT00_CLK 0
68 #define TISCI_DEV_DCC6_BUS_DCC_CLKSRC7_CLK 1
69 #define TISCI_DEV_DCC6_BUS_DCC_CLKSRC4_CLK 2
70 #define TISCI_DEV_DCC6_BUS_DCC_CLKSRC3_CLK 3
71 #define TISCI_DEV_DCC6_BUS_VBUS_CLK 4
72 #define TISCI_DEV_DCC6_BUS_DCC_CLKSRC1_CLK 5
73 #define TISCI_DEV_DCC6_BUS_DCC_INPUT01_CLK 6
74 #define TISCI_DEV_DCC6_BUS_DCC_CLKSRC5_CLK 7
75 #define TISCI_DEV_DCC6_BUS_DCC_INPUT02_CLK 8
76 #define TISCI_DEV_DCC6_BUS_DCC_CLKSRC0_CLK 9
77 #define TISCI_DEV_DCC6_BUS_DCC_CLKSRC6_CLK 10
78 #define TISCI_DEV_DCC6_BUS_DCC_INPUT10_CLK 11
79 #define TISCI_DEV_DCC6_BUS_DCC_CLKSRC2_CLK 12
80 
81 #define TISCI_DEV_DCC0_BUS_DCC_INPUT00_CLK 0
82 #define TISCI_DEV_DCC0_BUS_DCC_CLKSRC4_CLK 1
83 #define TISCI_DEV_DCC0_BUS_DCC_CLKSRC3_CLK 2
84 #define TISCI_DEV_DCC0_BUS_VBUS_CLK 3
85 #define TISCI_DEV_DCC0_BUS_DCC_CLKSRC1_CLK 4
86 #define TISCI_DEV_DCC0_BUS_DCC_INPUT01_CLK 5
87 #define TISCI_DEV_DCC0_BUS_DCC_CLKSRC5_CLK 6
88 #define TISCI_DEV_DCC0_BUS_DCC_INPUT02_CLK 7
89 #define TISCI_DEV_DCC0_BUS_DCC_CLKSRC0_CLK 8
90 #define TISCI_DEV_DCC0_BUS_DCC_CLKSRC6_CLK 9
91 #define TISCI_DEV_DCC0_BUS_DCC_INPUT10_CLK 10
92 #define TISCI_DEV_DCC0_BUS_DCC_CLKSRC2_CLK 11
93 
94 #define TISCI_DEV_MCU_DCC2_BUS_DCC_INPUT00_CLK 0
95 #define TISCI_DEV_MCU_DCC2_BUS_DCC_CLKSRC7_CLK 1
96 #define TISCI_DEV_MCU_DCC2_BUS_DCC_CLKSRC4_CLK 2
97 #define TISCI_DEV_MCU_DCC2_BUS_DCC_CLKSRC3_CLK 3
98 #define TISCI_DEV_MCU_DCC2_BUS_VBUS_CLK 4
99 #define TISCI_DEV_MCU_DCC2_BUS_DCC_CLKSRC1_CLK 5
100 #define TISCI_DEV_MCU_DCC2_BUS_DCC_INPUT01_CLK 6
101 #define TISCI_DEV_MCU_DCC2_BUS_DCC_CLKSRC5_CLK 7
102 #define TISCI_DEV_MCU_DCC2_BUS_DCC_INPUT02_CLK 8
103 #define TISCI_DEV_MCU_DCC2_BUS_DCC_CLKSRC0_CLK 9
104 #define TISCI_DEV_MCU_DCC2_BUS_DCC_CLKSRC6_CLK 10
105 #define TISCI_DEV_MCU_DCC2_BUS_DCC_INPUT10_CLK 11
106 #define TISCI_DEV_MCU_DCC2_BUS_DCC_CLKSRC2_CLK 12
107 
108 #define TISCI_DEV_DCC5_BUS_DCC_INPUT00_CLK 0
109 #define TISCI_DEV_DCC5_BUS_DCC_CLKSRC7_CLK 1
110 #define TISCI_DEV_DCC5_BUS_DCC_CLKSRC4_CLK 2
111 #define TISCI_DEV_DCC5_BUS_DCC_CLKSRC3_CLK 3
112 #define TISCI_DEV_DCC5_BUS_VBUS_CLK 4
113 #define TISCI_DEV_DCC5_BUS_DCC_CLKSRC1_CLK 5
114 #define TISCI_DEV_DCC5_BUS_DCC_INPUT01_CLK 6
115 #define TISCI_DEV_DCC5_BUS_DCC_CLKSRC5_CLK 7
116 #define TISCI_DEV_DCC5_BUS_DCC_INPUT02_CLK 8
117 #define TISCI_DEV_DCC5_BUS_DCC_CLKSRC0_CLK 9
118 #define TISCI_DEV_DCC5_BUS_DCC_CLKSRC6_CLK 10
119 #define TISCI_DEV_DCC5_BUS_DCC_INPUT10_CLK 11
120 #define TISCI_DEV_DCC5_BUS_DCC_CLKSRC2_CLK 12
121 
122 #define TISCI_DEV_MCU_DCC0_BUS_DCC_INPUT00_CLK 0
123 #define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC7_CLK 1
124 #define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC4_CLK 2
125 #define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC3_CLK 3
126 #define TISCI_DEV_MCU_DCC0_BUS_VBUS_CLK 4
127 #define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC1_CLK 5
128 #define TISCI_DEV_MCU_DCC0_BUS_DCC_INPUT01_CLK 6
129 #define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC5_CLK 7
130 #define TISCI_DEV_MCU_DCC0_BUS_DCC_INPUT02_CLK 8
131 #define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC0_CLK 9
132 #define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC6_CLK 10
133 #define TISCI_DEV_MCU_DCC0_BUS_DCC_INPUT10_CLK 11
134 #define TISCI_DEV_MCU_DCC0_BUS_DCC_CLKSRC2_CLK 12
135 
136 #define TISCI_DEV_MCU_DCC1_BUS_DCC_INPUT00_CLK 0
137 #define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC7_CLK 1
138 #define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC4_CLK 2
139 #define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC3_CLK 3
140 #define TISCI_DEV_MCU_DCC1_BUS_VBUS_CLK 4
141 #define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC1_CLK 5
142 #define TISCI_DEV_MCU_DCC1_BUS_DCC_INPUT01_CLK 6
143 #define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC5_CLK 7
144 #define TISCI_DEV_MCU_DCC1_BUS_DCC_INPUT02_CLK 8
145 #define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC0_CLK 9
146 #define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC6_CLK 10
147 #define TISCI_DEV_MCU_DCC1_BUS_DCC_INPUT10_CLK 11
148 #define TISCI_DEV_MCU_DCC1_BUS_DCC_CLKSRC2_CLK 12
149 
150 #define TISCI_DEV_DCC1_BUS_DCC_INPUT00_CLK 0
151 #define TISCI_DEV_DCC1_BUS_DCC_CLKSRC7_CLK 1
152 #define TISCI_DEV_DCC1_BUS_DCC_CLKSRC4_CLK 2
153 #define TISCI_DEV_DCC1_BUS_DCC_CLKSRC3_CLK 3
154 #define TISCI_DEV_DCC1_BUS_VBUS_CLK 4
155 #define TISCI_DEV_DCC1_BUS_DCC_CLKSRC1_CLK 5
156 #define TISCI_DEV_DCC1_BUS_DCC_INPUT01_CLK 6
157 #define TISCI_DEV_DCC1_BUS_DCC_CLKSRC5_CLK 7
158 #define TISCI_DEV_DCC1_BUS_DCC_INPUT02_CLK 8
159 #define TISCI_DEV_DCC1_BUS_DCC_CLKSRC0_CLK 9
160 #define TISCI_DEV_DCC1_BUS_DCC_CLKSRC6_CLK 10
161 #define TISCI_DEV_DCC1_BUS_DCC_INPUT10_CLK 11
162 #define TISCI_DEV_DCC1_BUS_DCC_CLKSRC2_CLK 12
163 
164 #define TISCI_DEV_DCC3_BUS_DCC_INPUT00_CLK 0
165 #define TISCI_DEV_DCC3_BUS_DCC_CLKSRC7_CLK 1
166 #define TISCI_DEV_DCC3_BUS_DCC_CLKSRC4_CLK 2
167 #define TISCI_DEV_DCC3_BUS_DCC_CLKSRC3_CLK 3
168 #define TISCI_DEV_DCC3_BUS_VBUS_CLK 4
169 #define TISCI_DEV_DCC3_BUS_DCC_CLKSRC1_CLK 5
170 #define TISCI_DEV_DCC3_BUS_DCC_INPUT01_CLK 6
171 #define TISCI_DEV_DCC3_BUS_DCC_CLKSRC5_CLK 7
172 #define TISCI_DEV_DCC3_BUS_DCC_INPUT02_CLK 8
173 #define TISCI_DEV_DCC3_BUS_DCC_CLKSRC0_CLK 9
174 #define TISCI_DEV_DCC3_BUS_DCC_INPUT10_CLK 10
175 #define TISCI_DEV_DCC3_BUS_DCC_CLKSRC2_CLK 11
176 
177 #define TISCI_DEV_DCC7_BUS_DCC_INPUT00_CLK 0
178 #define TISCI_DEV_DCC7_BUS_DCC_CLKSRC7_CLK 1
179 #define TISCI_DEV_DCC7_BUS_DCC_CLKSRC4_CLK 2
180 #define TISCI_DEV_DCC7_BUS_DCC_CLKSRC3_CLK 3
181 #define TISCI_DEV_DCC7_BUS_VBUS_CLK 4
182 #define TISCI_DEV_DCC7_BUS_DCC_CLKSRC1_CLK 5
183 #define TISCI_DEV_DCC7_BUS_DCC_INPUT01_CLK 6
184 #define TISCI_DEV_DCC7_BUS_DCC_CLKSRC5_CLK 7
185 #define TISCI_DEV_DCC7_BUS_DCC_INPUT02_CLK 8
186 #define TISCI_DEV_DCC7_BUS_DCC_CLKSRC0_CLK 9
187 #define TISCI_DEV_DCC7_BUS_DCC_CLKSRC6_CLK 10
188 #define TISCI_DEV_DCC7_BUS_DCC_INPUT10_CLK 11
189 #define TISCI_DEV_DCC7_BUS_DCC_CLKSRC2_CLK 12
190 
191 #define TISCI_DEV_DCC2_BUS_DCC_INPUT00_CLK 0
192 #define TISCI_DEV_DCC2_BUS_DCC_CLKSRC7_CLK 1
193 #define TISCI_DEV_DCC2_BUS_DCC_CLKSRC4_CLK 2
194 #define TISCI_DEV_DCC2_BUS_DCC_CLKSRC3_CLK 3
195 #define TISCI_DEV_DCC2_BUS_VBUS_CLK 4
196 #define TISCI_DEV_DCC2_BUS_DCC_CLKSRC1_CLK 5
197 #define TISCI_DEV_DCC2_BUS_DCC_INPUT01_CLK 6
198 #define TISCI_DEV_DCC2_BUS_DCC_CLKSRC5_CLK 7
199 #define TISCI_DEV_DCC2_BUS_DCC_INPUT02_CLK 8
200 #define TISCI_DEV_DCC2_BUS_DCC_CLKSRC0_CLK 9
201 #define TISCI_DEV_DCC2_BUS_DCC_CLKSRC6_CLK 10
202 #define TISCI_DEV_DCC2_BUS_DCC_INPUT10_CLK 11
203 #define TISCI_DEV_DCC2_BUS_DCC_CLKSRC2_CLK 12
204 
205 #define TISCI_DEV_MCU_I2C0_BUS_CLK 0
206 #define TISCI_DEV_MCU_I2C0_BUS_PISYS_CLK 1
207 #define TISCI_DEV_MCU_I2C0_BUS_PISCL 2
208 
209 #define TISCI_DEV_I2C3_BUS_CLK 0
210 #define TISCI_DEV_I2C3_BUS_PISYS_CLK 1
211 #define TISCI_DEV_I2C3_BUS_PISCL 2
212 
213 #define TISCI_DEV_I2C2_BUS_CLK 0
214 #define TISCI_DEV_I2C2_BUS_PISYS_CLK 1
215 #define TISCI_DEV_I2C2_BUS_PISCL 2
216 
217 #define TISCI_DEV_WKUP_I2C0_BUS_CLK 0
218 #define TISCI_DEV_WKUP_I2C0_BUS_PISYS_CLK 1
219 #define TISCI_DEV_WKUP_I2C0_BUS_PISYS_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT3_CLK 2
220 #define TISCI_DEV_WKUP_I2C0_BUS_PISYS_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 3
221 #define TISCI_DEV_WKUP_I2C0_BUS_PISCL 4
222 
223 #define TISCI_DEV_I2C0_BUS_CLK 0
224 #define TISCI_DEV_I2C0_BUS_PISYS_CLK 1
225 #define TISCI_DEV_I2C0_BUS_PISCL 2
226 
227 #define TISCI_DEV_I2C1_BUS_CLK 0
228 #define TISCI_DEV_I2C1_BUS_PISYS_CLK 1
229 #define TISCI_DEV_I2C1_BUS_PISCL 2
230 
231 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK 0
232 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
233 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
234 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
235 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
236 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
237 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
238 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
239 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
240 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
241 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
242 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
243 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
244 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
245 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
246 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
247 #define TISCI_DEV_TIMER5_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
248 #define TISCI_DEV_TIMER5_BUS_TIMER_HCLK_CLK 17
249 
250 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK 0
251 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
252 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
253 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
254 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
255 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
256 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
257 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
258 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
259 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
260 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
261 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
262 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
263 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
264 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
265 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
266 #define TISCI_DEV_TIMER6_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
267 #define TISCI_DEV_TIMER6_BUS_TIMER_HCLK_CLK 17
268 
269 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK 0
270 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
271 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
272 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
273 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
274 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
275 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
276 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
277 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
278 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
279 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
280 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
281 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
282 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
283 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
284 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
285 #define TISCI_DEV_TIMER7_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
286 #define TISCI_DEV_TIMER7_BUS_TIMER_HCLK_CLK 17
287 
288 #define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK 0
289 #define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
290 #define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK2 2
291 #define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 3
292 #define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_CLKOUT_CLK 4
293 #define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 5
294 #define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 6
295 #define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_CPSW_2GUSS_MCU_0_BUS_CPTS_GENF0_0 7
296 #define TISCI_DEV_MCU_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 8
297 #define TISCI_DEV_MCU_TIMER0_BUS_TIMER_HCLK_CLK 9
298 
299 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK 0
300 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
301 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
302 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
303 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
304 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
305 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
306 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
307 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
308 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
309 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
310 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
311 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
312 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
313 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
314 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
315 #define TISCI_DEV_TIMER8_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
316 #define TISCI_DEV_TIMER8_BUS_TIMER_HCLK_CLK 17
317 
318 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK 0
319 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
320 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
321 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
322 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
323 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
324 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
325 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
326 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
327 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
328 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
329 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
330 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
331 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
332 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
333 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
334 #define TISCI_DEV_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
335 #define TISCI_DEV_TIMER2_BUS_TIMER_HCLK_CLK 17
336 
337 #define TISCI_DEV_MCU_TIMER1_BUS_TIMER_TCLK_CLK 0
338 #define TISCI_DEV_MCU_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
339 #define TISCI_DEV_MCU_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK2 2
340 #define TISCI_DEV_MCU_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 3
341 #define TISCI_DEV_MCU_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_CLKOUT_CLK 4
342 #define TISCI_DEV_MCU_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 5
343 #define TISCI_DEV_MCU_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 6
344 #define TISCI_DEV_MCU_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_CPSW_2GUSS_MCU_0_BUS_CPTS_GENF0_0 7
345 #define TISCI_DEV_MCU_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 8
346 #define TISCI_DEV_MCU_TIMER1_BUS_TIMER_HCLK_CLK 9
347 
348 #define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK 0
349 #define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
350 #define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK2 2
351 #define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 3
352 #define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_CLKOUT_CLK 4
353 #define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 5
354 #define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 6
355 #define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_CPSW_2GUSS_MCU_0_BUS_CPTS_GENF0_0 7
356 #define TISCI_DEV_MCU_TIMER2_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 8
357 #define TISCI_DEV_MCU_TIMER2_BUS_TIMER_HCLK_CLK 9
358 
359 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK 0
360 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
361 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
362 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
363 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
364 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
365 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
366 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
367 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
368 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
369 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
370 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
371 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
372 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
373 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
374 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
375 #define TISCI_DEV_TIMER4_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
376 #define TISCI_DEV_TIMER4_BUS_TIMER_HCLK_CLK 17
377 
378 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK 0
379 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
380 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
381 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
382 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
383 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
384 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
385 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
386 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
387 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
388 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
389 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
390 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
391 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
392 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
393 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
394 #define TISCI_DEV_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
395 #define TISCI_DEV_TIMER3_BUS_TIMER_HCLK_CLK 17
396 
397 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK 0
398 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
399 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
400 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
401 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
402 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
403 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
404 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
405 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
406 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
407 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
408 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
409 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
410 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
411 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
412 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
413 #define TISCI_DEV_TIMER9_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
414 #define TISCI_DEV_TIMER9_BUS_TIMER_HCLK_CLK 17
415 
416 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK 0
417 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
418 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
419 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
420 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
421 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
422 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
423 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
424 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
425 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
426 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
427 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
428 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
429 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
430 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
431 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
432 #define TISCI_DEV_TIMER11_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
433 #define TISCI_DEV_TIMER11_BUS_TIMER_HCLK_CLK 17
434 
435 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK 0
436 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
437 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
438 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
439 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
440 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
441 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
442 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
443 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
444 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
445 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
446 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
447 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
448 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
449 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
450 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
451 #define TISCI_DEV_TIMER10_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
452 #define TISCI_DEV_TIMER10_BUS_TIMER_HCLK_CLK 17
453 
454 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK 0
455 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
456 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
457 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
458 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
459 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
460 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
461 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
462 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
463 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
464 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
465 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
466 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
467 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
468 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
469 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
470 #define TISCI_DEV_TIMER0_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
471 #define TISCI_DEV_TIMER0_BUS_TIMER_HCLK_CLK 17
472 
473 #define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK 0
474 #define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
475 #define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK2 2
476 #define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 3
477 #define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_CLKOUT_CLK 4
478 #define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 5
479 #define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 6
480 #define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_CPSW_2GUSS_MCU_0_BUS_CPTS_GENF0_0 7
481 #define TISCI_DEV_MCU_TIMER3_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 8
482 #define TISCI_DEV_MCU_TIMER3_BUS_TIMER_HCLK_CLK 9
483 
484 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK 0
485 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
486 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 2
487 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 3
488 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
489 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
490 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
491 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 7
492 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 8
493 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 9
494 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 10
495 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 11
496 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 12
497 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 13
498 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 14
499 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 15
500 #define TISCI_DEV_TIMER1_BUS_TIMER_TCLK_CLK_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 16
501 #define TISCI_DEV_TIMER1_BUS_TIMER_HCLK_CLK 17
502 
503 #define TISCI_DEV_WKUP_PSC0_BUS_CLK 0
504 #define TISCI_DEV_WKUP_PSC0_BUS_SLOW_CLK 1
505 
506 #define TISCI_DEV_CBASS0_BUS_MAIN_SYSCLK0_2_CLK 0
507 #define TISCI_DEV_CBASS0_BUS_MAIN_SYSCLK0_4_CLK 1
508 
509 #define TISCI_DEV_PLL_MMR0_BUS_VBUSP_CLK 0
510 
511 #define TISCI_DEV_MCU_CPT2_AGGR0_BUS_VCLK_CLK 0
512 
513 #define TISCI_DEV_CPT2_AGGR0_BUS_VCLK_CLK 0
514 
515 #define TISCI_DEV_DEBUGSS0_BUS_ATB1_CLK 0
516 #define TISCI_DEV_DEBUGSS0_BUS_ATB5_CLK 1
517 #define TISCI_DEV_DEBUGSS0_BUS_ATB0_CLK 2
518 #define TISCI_DEV_DEBUGSS0_BUS_SYS_CLK 3
519 #define TISCI_DEV_DEBUGSS0_BUS_ATB4_CLK 4
520 #define TISCI_DEV_DEBUGSS0_BUS_CFG_CLK 5
521 #define TISCI_DEV_DEBUGSS0_BUS_ATB2_CLK 6
522 #define TISCI_DEV_DEBUGSS0_BUS_DBG_CLK 7
523 #define TISCI_DEV_DEBUGSS0_BUS_ATB3_CLK 8
524 
525 #define TISCI_DEV_EHRPWM4_BUS_VBUSP_CLK 0
526 
527 #define TISCI_DEV_EHRPWM1_BUS_VBUSP_CLK 0
528 
529 #define TISCI_DEV_EHRPWM0_BUS_VBUSP_CLK 0
530 
531 #define TISCI_DEV_EHRPWM3_BUS_VBUSP_CLK 0
532 
533 #define TISCI_DEV_EHRPWM5_BUS_VBUSP_CLK 0
534 
535 #define TISCI_DEV_EHRPWM2_BUS_VBUSP_CLK 0
536 
537 #define TISCI_DEV_ELM0_BUS_VBUSP_CLK 0
538 
539 #define TISCI_DEV_MCU_UART0_BUS_FCLK_CLK 0
540 #define TISCI_DEV_MCU_UART0_BUS_FCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT3_CLK 1
541 #define TISCI_DEV_MCU_UART0_BUS_FCLK_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK5 2
542 #define TISCI_DEV_MCU_UART0_BUS_VBUSP_CLK 3
543 
544 #define TISCI_DEV_WKUP_UART0_BUS_FCLK_CLK 0
545 #define TISCI_DEV_WKUP_UART0_BUS_FCLK_CLK_PARENT_CLOCKMUX_WKUPUSART_CLK_SEL_BUS_OUT0 1
546 #define TISCI_DEV_WKUP_UART0_BUS_FCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 2
547 #define TISCI_DEV_WKUP_UART0_BUS_VBUSP_CLK 3
548 
549 #define TISCI_DEV_UART1_BUS_FCLK_CLK 0
550 #define TISCI_DEV_UART1_BUS_VBUSP_CLK 1
551 
552 #define TISCI_DEV_UART0_BUS_FCLK_CLK 0
553 #define TISCI_DEV_UART0_BUS_VBUSP_CLK 1
554 
555 #define TISCI_DEV_UART2_BUS_FCLK_CLK 0
556 #define TISCI_DEV_UART2_BUS_VBUSP_CLK 1
557 
558 #define TISCI_DEV_SA2_UL0_BUS_PKA_IN_CLK 0
559 #define TISCI_DEV_SA2_UL0_BUS_X1_CLK 1
560 #define TISCI_DEV_SA2_UL0_BUS_X2_CLK 2
561 
562 #define TISCI_DEV_CAL0_BUS_CLK 0
563 #define TISCI_DEV_CAL0_BUS_CP_C_CLK 1
564 
565 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVSRAMLO_4_BUS_VBUS_CLK 0
566 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVSRAMLO_4_BUS_PROBE_CLK 1
567 
568 #define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_FSS_S1_3_BUS_VBUS_CLK 0
569 #define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_FSS_S1_3_BUS_PROBE_CLK 1
570 
571 #define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_EXPORT_SLV_0_BUS_VBUS_CLK 0
572 #define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_EXPORT_SLV_0_BUS_PROBE_CLK 1
573 
574 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVSRAMHI_3_BUS_VBUS_CLK 0
575 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVSRAMHI_3_BUS_PROBE_CLK 1
576 
577 #define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_SRAM_SLV_1_BUS_VBUS_CLK 0
578 #define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_SRAM_SLV_1_BUS_PROBE_CLK 1
579 
580 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVDDRHI_5_BUS_VBUS_CLK 0
581 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVDDRHI_5_BUS_PROBE_CLK 1
582 
583 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVDDRLO_6_BUS_VBUS_CLK 0
584 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_NAVDDRLO_6_BUS_PROBE_CLK 1
585 
586 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_CAL0_0_BUS_VBUS_CLK 0
587 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_CAL0_0_BUS_PROBE_CLK 1
588 
589 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_DSS_2_BUS_VBUS_CLK 0
590 #define TISCI_DEV_CPT2_PROBE_VBUSM_MAIN_DSS_2_BUS_PROBE_CLK 1
591 
592 #define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_FSS_S0_2_BUS_VBUS_CLK 0
593 #define TISCI_DEV_CPT2_PROBE_VBUSM_MCU_FSS_S0_2_BUS_PROBE_CLK 1
594 
595 #define TISCI_DEV_PBIST0_BUS_CLK1_CLK 0
596 #define TISCI_DEV_PBIST0_BUS_CLK4_CLK 1
597 #define TISCI_DEV_PBIST0_BUS_CLK2_CLK 2
598 
599 #define TISCI_DEV_PBIST1_BUS_CLK1_CLK 0
600 #define TISCI_DEV_PBIST1_BUS_CLK4_CLK 1
601 #define TISCI_DEV_PBIST1_BUS_CLK2_CLK 2
602 
603 #define TISCI_DEV_MCU_PBIST0_BUS_CLK1_CLK 0
604 #define TISCI_DEV_MCU_PBIST0_BUS_CLK4_CLK 1
605 #define TISCI_DEV_MCU_PBIST0_BUS_CLK2_CLK 2
606 
607 #define TISCI_DEV_NAVSS0_BUS_UDMASS_VD2CLK 0
608 #define TISCI_DEV_NAVSS0_BUS_ICSS_G2CLK 1
609 #define TISCI_DEV_NAVSS0_BUS_ICSS_G0CLK 2
610 #define TISCI_DEV_NAVSS0_BUS_RCLK_BUS_IN3_BOARD_0_BUS_CPTS_RFT_CLK_OUT 3
611 #define TISCI_DEV_NAVSS0_BUS_MSMC0CLK 4
612 #define TISCI_DEV_NAVSS0_BUS_RCLK_BUS_IN0_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
613 #define TISCI_DEV_NAVSS0_BUS_RCLK_BUS_IN2_BOARD_0_BUS_MCU_CPTS_RFT_CLK_OUT 6
614 #define TISCI_DEV_NAVSS0_BUS_MODSS_VD2CLK 7
615 #define TISCI_DEV_NAVSS0_BUS_RCLK_BUS_IN4_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 8
616 #define TISCI_DEV_NAVSS0_BUS_PDMA_MAIN1CLK 9
617 #define TISCI_DEV_NAVSS0_BUS_NBSS_VCLK 10
618 #define TISCI_DEV_NAVSS0_BUS_RCLK_BUS_IN1_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 11
619 #define TISCI_DEV_NAVSS0_BUS_NBSS_VD2CLK 12
620 #define TISCI_DEV_NAVSS0_BUS_ICSS_G1CLK 13
621 #define TISCI_DEV_NAVSS0_BUS_RCLK_BUS_IN5_BOARD_0_BUS_EXT_REFCLK1_OUT 14
622 #define TISCI_DEV_NAVSS0_BUS_CPTS0_GENF4_0 15
623 #define TISCI_DEV_NAVSS0_BUS_CPTS0_GENF5_0 16
624 #define TISCI_DEV_NAVSS0_BUS_CPTS0_GENF2_0 17
625 #define TISCI_DEV_NAVSS0_BUS_CPTS0_GENF3_0 18
626 
627 #define TISCI_DEV_DSS0_BUS_DPI_0_IN_CLK_BUS_IN1_CLOCKDIVIDER_DSS_BUS_OUT0 0
628 #define TISCI_DEV_DSS0_BUS_DSS_FUNC_CLK 1
629 #define TISCI_DEV_DSS0_BUS_DPI_1_IN_CLK 2
630 #define TISCI_DEV_DSS0_BUS_DPI_1_IN_CLK_PARENT_CLOCKDIVIDER_DSS_BUS_OUT07 3
631 #define TISCI_DEV_DSS0_BUS_DPI_1_IN_CLK_PARENT_BOARD_0_BUS_DSS0EXTPCLKIN_OUT 4
632 #define TISCI_DEV_DSS0_BUS_DPI_1_IN_CLK_PARENT_CLOCKDIVIDER_DSS_BUS_OUT1 5
633 #define TISCI_DEV_DSS0_BUS_DPI_0_IN_CLK_BUS_IN0_CLOCKDIVIDER_DSS_BUS_OUT0 6
634 #define TISCI_DEV_DSS0_BUS_DPI_1_OUT_CLK 7
635 
636 #define TISCI_DEV_GPMC0_BUS_FUNC_CLK 0
637 #define TISCI_DEV_GPMC0_BUS_FUNC_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT3_CLK 1
638 #define TISCI_DEV_GPMC0_BUS_FUNC_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_CLKOUT_CLK3 2
639 #define TISCI_DEV_GPMC0_BUS_FUNC_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_CLKOUT_CLK2 3
640 #define TISCI_DEV_GPMC0_BUS_FUNC_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_BUS_CHIP_DIV1_CLK_CLK4 4
641 #define TISCI_DEV_GPMC0_BUS_PI_GPMC_RET_CLK 5
642 #define TISCI_DEV_GPMC0_BUS_VBUSP_CLK 6
643 #define TISCI_DEV_GPMC0_BUS_PO_GPMC_DEV_CLK 7
644 
645 #define TISCI_DEV_MMCSD1_BUS_EMMCSDSS_VBUS_CLK 0
646 #define TISCI_DEV_MMCSD1_BUS_EMMCSDSS_XIN_CLK 1
647 
648 #define TISCI_DEV_WKUP_PLLCTRL0_BUS_VBUS_SLV_REFCLK_CLK 0
649 #define TISCI_DEV_WKUP_PLLCTRL0_BUS_PLL_CLKOUT_CLK 1
650 #define TISCI_DEV_WKUP_PLLCTRL0_BUS_PLL_REFCLK_CLK 2
651 
652 #define TISCI_DEV_PLLCTRL0_BUS_VBUS_SLV_REFCLK_CLK 0
653 #define TISCI_DEV_PLLCTRL0_BUS_PLL_CLKOUT_CLK 1
654 #define TISCI_DEV_PLLCTRL0_BUS_PLL_REFCLK_CLK 2
655 #define TISCI_DEV_PLLCTRL0_BUS_PLL_REFCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 3
656 #define TISCI_DEV_PLLCTRL0_BUS_PLL_REFCLK_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 4
657 
658 #define TISCI_DEV_USB3SS1_BUS_SUSP_CLK 0
659 #define TISCI_DEV_USB3SS1_BUS_PHY2_REFCLK960M_CLK 1
660 #define TISCI_DEV_USB3SS1_BUS_REF_CLK 2
661 #define TISCI_DEV_USB3SS1_BUS_REF_CLK_PARENT_CLOCKMUX_HFOSC_SEL_BUS_OUT0 3
662 #define TISCI_DEV_USB3SS1_BUS_REF_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK48 4
663 #define TISCI_DEV_USB3SS1_BUS_HSIC_CLK_CLK 5
664 #define TISCI_DEV_USB3SS1_BUS_BUS_CLK 6
665 #define TISCI_DEV_USB3SS1_BUS_PIPE3_TXB_CLK 7
666 #define TISCI_DEV_USB3SS1_BUS_UTMI_CLK_CLK 8
667 
668 #define TISCI_DEV_USB3SS0_BUS_SUSP_CLK 0
669 #define TISCI_DEV_USB3SS0_BUS_PHY2_REFCLK960M_CLK 1
670 #define TISCI_DEV_USB3SS0_BUS_REF_CLK 2
671 #define TISCI_DEV_USB3SS0_BUS_REF_CLK_PARENT_CLOCKMUX_HFOSC_SEL_BUS_OUT0 3
672 #define TISCI_DEV_USB3SS0_BUS_REF_CLK_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK48 4
673 #define TISCI_DEV_USB3SS0_BUS_HSIC_CLK_CLK 5
674 #define TISCI_DEV_USB3SS0_BUS_BUS_CLK 6
675 #define TISCI_DEV_USB3SS0_BUS_PIPE3_TXB_CLK 7
676 #define TISCI_DEV_USB3SS0_BUS_PIPE3_TXB_CLK_PARENT_WIZ8B2M4VSB_MAIN_0_BUS_LN0_TXCLK 8
677 #define TISCI_DEV_USB3SS0_BUS_PIPE3_TXB_CLK_PARENT_CLOCKMUX_USB0_PIPE3_CLK_SEL_DIV_BUS_WKUP_RCOSC_12P5M_CLK 9
678 #define TISCI_DEV_USB3SS0_BUS_UTMI_CLK_CLK 10
679 
680 #define TISCI_DEV_MCU_MCSPI0_BUS_IO_CLKSPII_CLK 0
681 #define TISCI_DEV_MCU_MCSPI0_BUS_CLKSPIREF_CLK 1
682 #define TISCI_DEV_MCU_MCSPI0_BUS_VBUSP_CLK 2
683 #define TISCI_DEV_MCU_MCSPI0_BUS_IO_CLKSPIO_CLK 3
684 
685 #define TISCI_DEV_MCSPI2_BUS_IO_CLKSPII_CLK 0
686 #define TISCI_DEV_MCSPI2_BUS_CLKSPIREF_CLK 1
687 #define TISCI_DEV_MCSPI2_BUS_VBUSP_CLK 2
688 #define TISCI_DEV_MCSPI2_BUS_IO_CLKSPIO_CLK 3
689 
690 #define TISCI_DEV_MCU_MCSPI2_BUS_CLKSPIREF_CLK 0
691 #define TISCI_DEV_MCU_MCSPI2_BUS_VBUSP_CLK 1
692 
693 #define TISCI_DEV_MCSPI0_BUS_IO_CLKSPII_CLK 0
694 #define TISCI_DEV_MCSPI0_BUS_CLKSPIREF_CLK 1
695 #define TISCI_DEV_MCSPI0_BUS_VBUSP_CLK 2
696 #define TISCI_DEV_MCSPI0_BUS_IO_CLKSPIO_CLK 3
697 
698 #define TISCI_DEV_MCSPI1_BUS_IO_CLKSPII_CLK 0
699 #define TISCI_DEV_MCSPI1_BUS_CLKSPIREF_CLK 1
700 #define TISCI_DEV_MCSPI1_BUS_VBUSP_CLK 2
701 #define TISCI_DEV_MCSPI1_BUS_IO_CLKSPIO_CLK 3
702 
703 #define TISCI_DEV_MCSPI4_BUS_CLKSPIREF_CLK 0
704 #define TISCI_DEV_MCSPI4_BUS_VBUSP_CLK 1
705 
706 #define TISCI_DEV_MCSPI3_BUS_IO_CLKSPII_CLK 0
707 #define TISCI_DEV_MCSPI3_BUS_CLKSPIREF_CLK 1
708 #define TISCI_DEV_MCSPI3_BUS_VBUSP_CLK 2
709 #define TISCI_DEV_MCSPI3_BUS_IO_CLKSPIO_CLK 3
710 
711 #define TISCI_DEV_MCU_MCSPI1_BUS_IO_CLKSPII_CLK 0
712 #define TISCI_DEV_MCU_MCSPI1_BUS_CLKSPIREF_CLK 1
713 #define TISCI_DEV_MCU_MCSPI1_BUS_VBUSP_CLK 2
714 #define TISCI_DEV_MCU_MCSPI1_BUS_IO_CLKSPIO_CLK 3
715 
716 #define TISCI_DEV_DEBUGSS_WRAP0_BUS_JTAG_TCK 0
717 #define TISCI_DEV_DEBUGSS_WRAP0_BUS_ATB_CLK 1
718 #define TISCI_DEV_DEBUGSS_WRAP0_BUS_TREXPT_CLK 2
719 #define TISCI_DEV_DEBUGSS_WRAP0_BUS_CORE_CLK 3
720 
721 #define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK 0
722 #define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 1
723 #define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 2
724 #define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_BOARD_0_BUS_MCU_CPTS_RFT_CLK_OUT 3
725 #define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 4
726 #define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 5
727 #define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 6
728 #define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_WIZ8B2M4VSB_MAIN_0_BUS_LN0_TXCLK 7
729 #define TISCI_DEV_CBASS_INFRA0_BUS_GTC_CLOCK_1_CLK_PARENT_WIZ8B2M4VSB_MAIN_1_BUS_LN0_TXCLK 8
730 #define TISCI_DEV_CBASS_INFRA0_BUS_MAIN_SYSCLK0_2_CLK 9
731 #define TISCI_DEV_CBASS_INFRA0_BUS_MAIN_SYSCLK0_4_CLK 10
732 
733 #define TISCI_DEV_STM0_BUS_CORE_CLK 0
734 #define TISCI_DEV_STM0_BUS_ATB_CLK 1
735 #define TISCI_DEV_STM0_BUS_VBUSP_CLK 2
736 
737 #define TISCI_DEV_MCU_RTI1_BUS_RTI_CLK 0
738 #define TISCI_DEV_MCU_RTI1_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
739 #define TISCI_DEV_MCU_RTI1_BUS_RTI_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 2
740 #define TISCI_DEV_MCU_RTI1_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 3
741 #define TISCI_DEV_MCU_RTI1_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 4
742 #define TISCI_DEV_MCU_RTI1_BUS_VBUSP_CLK 5
743 
744 #define TISCI_DEV_RTI0_BUS_RTI_CLK 0
745 #define TISCI_DEV_RTI0_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
746 #define TISCI_DEV_RTI0_BUS_RTI_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 2
747 #define TISCI_DEV_RTI0_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 3
748 #define TISCI_DEV_RTI0_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 4
749 #define TISCI_DEV_RTI0_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 5
750 #define TISCI_DEV_RTI0_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP0 6
751 #define TISCI_DEV_RTI0_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP1 7
752 #define TISCI_DEV_RTI0_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP2 8
753 #define TISCI_DEV_RTI0_BUS_VBUSP_CLK 9
754 
755 #define TISCI_DEV_RTI3_BUS_RTI_CLK 0
756 #define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
757 #define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 2
758 #define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 3
759 #define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 4
760 #define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 5
761 #define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP0 6
762 #define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP1 7
763 #define TISCI_DEV_RTI3_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP2 8
764 #define TISCI_DEV_RTI3_BUS_VBUSP_CLK 9
765 
766 #define TISCI_DEV_RTI1_BUS_RTI_CLK 0
767 #define TISCI_DEV_RTI1_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
768 #define TISCI_DEV_RTI1_BUS_RTI_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 2
769 #define TISCI_DEV_RTI1_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 3
770 #define TISCI_DEV_RTI1_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 4
771 #define TISCI_DEV_RTI1_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 5
772 #define TISCI_DEV_RTI1_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP0 6
773 #define TISCI_DEV_RTI1_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP1 7
774 #define TISCI_DEV_RTI1_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP2 8
775 #define TISCI_DEV_RTI1_BUS_VBUSP_CLK 9
776 
777 #define TISCI_DEV_MCU_RTI0_BUS_RTI_CLK 0
778 #define TISCI_DEV_MCU_RTI0_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
779 #define TISCI_DEV_MCU_RTI0_BUS_RTI_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 2
780 #define TISCI_DEV_MCU_RTI0_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 3
781 #define TISCI_DEV_MCU_RTI0_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 4
782 #define TISCI_DEV_MCU_RTI0_BUS_VBUSP_CLK 5
783 
784 #define TISCI_DEV_RTI2_BUS_RTI_CLK 0
785 #define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 1
786 #define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 2
787 #define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 3
788 #define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 4
789 #define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 5
790 #define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP0 6
791 #define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP1 7
792 #define TISCI_DEV_RTI2_BUS_RTI_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP2 8
793 #define TISCI_DEV_RTI2_BUS_VBUSP_CLK 9
794 
795 #define TISCI_DEV_PSRAMECC0_BUS_CLK_CLK 0
796 
797 #define TISCI_DEV_EFUSE0_BUS_VBUSP_PLL_CLK_CLK 0
798 #define TISCI_DEV_EFUSE0_BUS_EFC1_CTL_FCLK 1
799 #define TISCI_DEV_EFUSE0_BUS_EFC0_CTL_FCLK 2
800 
801 #define TISCI_DEV_MCASP0_BUS_AUX_CLK 0
802 #define TISCI_DEV_MCASP0_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 1
803 #define TISCI_DEV_MCASP0_BUS_AUX_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 2
804 #define TISCI_DEV_MCASP0_BUS_AUX_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 3
805 #define TISCI_DEV_MCASP0_BUS_AUX_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 4
806 #define TISCI_DEV_MCASP0_BUS_AUX_CLK_PARENT_CLOCKDIVIDER_MCASP_ARM1_PLL_DIV_BUS_OUT0 5
807 #define TISCI_DEV_MCASP0_BUS_AUX_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 6
808 #define TISCI_DEV_MCASP0_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP0 7
809 #define TISCI_DEV_MCASP0_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP1 8
810 #define TISCI_DEV_MCASP0_BUS_VBUSP_CLK 9
811 #define TISCI_DEV_MCASP0_BUS_MCASP_AHCLKX_PIN 10
812 #define TISCI_DEV_MCASP0_BUS_MCASP_AHCLKR_PIN 11
813 
814 #define TISCI_DEV_MCASP1_BUS_AUX_CLK 0
815 #define TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 1
816 #define TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 2
817 #define TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 3
818 #define TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 4
819 #define TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_CLOCKDIVIDER_MCASP_ARM1_PLL_DIV_BUS_OUT1 5
820 #define TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 6
821 #define TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP0 7
822 #define TISCI_DEV_MCASP1_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP1 8
823 #define TISCI_DEV_MCASP1_BUS_VBUSP_CLK 9
824 #define TISCI_DEV_MCASP1_BUS_MCASP_AHCLKX_PIN 10
825 #define TISCI_DEV_MCASP1_BUS_MCASP_AHCLKR_PIN 11
826 
827 #define TISCI_DEV_MCASP2_BUS_AUX_CLK 0
828 #define TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 1
829 #define TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 2
830 #define TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 3
831 #define TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT2_CLK 4
832 #define TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_CLOCKDIVIDER_MCASP_ARM1_PLL_DIV_BUS_OUT2 5
833 #define TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 6
834 #define TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP0 7
835 #define TISCI_DEV_MCASP2_BUS_AUX_CLK_PARENT_BOARD_0_HFOSC1_CLK_OUT_DUP1 8
836 #define TISCI_DEV_MCASP2_BUS_VBUSP_CLK 9
837 #define TISCI_DEV_MCASP2_BUS_MCASP_AHCLKX_PIN 10
838 #define TISCI_DEV_MCASP2_BUS_MCASP_AHCLKR_PIN 11
839 
840 #define TISCI_DEV_MCU_ARMSS0_BUS_INTERFACE_CLK 0
841 
842 #define TISCI_DEV_MCU_ARMSS0_CPU0_BUS_INTERFACE_CLK 0
843 #define TISCI_DEV_MCU_ARMSS0_CPU0_BUS_INTERFACE_PHASE 1
844 #define TISCI_DEV_MCU_ARMSS0_CPU0_BUS_INTERFACE_PHASE_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK2 2
845 #define TISCI_DEV_MCU_ARMSS0_CPU0_BUS_CPU_CLK 3
846 #define TISCI_DEV_MCU_ARMSS0_CPU0_BUS_CPU_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK 4
847 #define TISCI_DEV_MCU_ARMSS0_CPU0_BUS_CPU_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK2 5
848 
849 #define TISCI_DEV_MCU_ARMSS0_CPU1_BUS_INTERFACE_CLK 0
850 #define TISCI_DEV_MCU_ARMSS0_CPU1_BUS_INTERFACE_PHASE 1
851 #define TISCI_DEV_MCU_ARMSS0_CPU1_BUS_INTERFACE_PHASE_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK2 2
852 #define TISCI_DEV_MCU_ARMSS0_CPU1_BUS_CPU_CLK 3
853 #define TISCI_DEV_MCU_ARMSS0_CPU1_BUS_CPU_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK 4
854 #define TISCI_DEV_MCU_ARMSS0_CPU1_BUS_CPU_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK2 5
855 
856 #define TISCI_DEV_CCDEBUGSS0_BUS_ATB1_CLK 0
857 #define TISCI_DEV_CCDEBUGSS0_BUS_ATB0_CLK 1
858 #define TISCI_DEV_CCDEBUGSS0_BUS_SYS_CLK 2
859 #define TISCI_DEV_CCDEBUGSS0_BUS_DBG_CLK 3
860 #define TISCI_DEV_CCDEBUGSS0_BUS_CFG_CLK 4
861 
862 #define TISCI_DEV_WKUP_CTRL_MMR0_BUS_VBUSP_CLK 0
863 
864 #define TISCI_DEV_MCU_CBASS_FW0_BUS_MCU_SYSCLK0_4_CLK 0
865 #define TISCI_DEV_MCU_CBASS_FW0_BUS_MCU_SYSCLK0_2_CLK 1
866 
867 #define TISCI_DEV_MCU_CPSW0_BUS_GMII1_MR_CLK 0
868 #define TISCI_DEV_MCU_CPSW0_BUS_RGMII_MHZ_250_CLK 1
869 #define TISCI_DEV_MCU_CPSW0_BUS_CPTS_RFT_CLK 2
870 #define TISCI_DEV_MCU_CPSW0_BUS_GMII1_MT_CLK 3
871 #define TISCI_DEV_MCU_CPSW0_BUS_RGMII_MHZ_5_CLK 4
872 #define TISCI_DEV_MCU_CPSW0_BUS_RGMII_MHZ_50_CLK 5
873 #define TISCI_DEV_MCU_CPSW0_BUS_RMII_MHZ_50_CLK 6
874 #define TISCI_DEV_MCU_CPSW0_BUS_RMII_MHZ_50_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_CLKOUT_CLK5 7
875 #define TISCI_DEV_MCU_CPSW0_BUS_RMII_MHZ_50_CLK_PARENT_BOARD_0_BUS_MCU_RMII1_REFCLK_OUT 8
876 #define TISCI_DEV_MCU_CPSW0_BUS_GMII_RFT_CLK 9
877 #define TISCI_DEV_MCU_CPSW0_BUS_CPPI_CLK_CLK 10
878 #define TISCI_DEV_MCU_CPSW0_BUS_CPTS_GENF0_0 11
879 
880 #define TISCI_DEV_SERDES0_BUS_IP3_LN0_TXRCLK 0
881 #define TISCI_DEV_SERDES0_BUS_REFCLKPP 1
882 #define TISCI_DEV_SERDES0_BUS_CLK 2
883 #define TISCI_DEV_SERDES0_BUS_IP2_LN0_TXRCLK 3
884 #define TISCI_DEV_SERDES0_BUS_LI_REFCLK 4
885 #define TISCI_DEV_SERDES0_BUS_LI_REFCLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 5
886 #define TISCI_DEV_SERDES0_BUS_LI_REFCLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 6
887 #define TISCI_DEV_SERDES0_BUS_LI_REFCLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_CLKOUT_CLK 7
888 #define TISCI_DEV_SERDES0_BUS_LI_REFCLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT4_CLK 8
889 #define TISCI_DEV_SERDES0_BUS_REFCLKPN 9
890 #define TISCI_DEV_SERDES0_BUS_LN0_TXCLK 10
891 #define TISCI_DEV_SERDES0_BUS_LN0_RXCLK 11
892 
893 #define TISCI_DEV_SERDES1_BUS_IP3_LN0_TXRCLK 0
894 #define TISCI_DEV_SERDES1_BUS_REFCLKPP 1
895 #define TISCI_DEV_SERDES1_BUS_CLK 2
896 #define TISCI_DEV_SERDES1_BUS_IP1_LN0_TXRCLK 3
897 #define TISCI_DEV_SERDES1_BUS_IP2_LN0_TXRCLK 4
898 #define TISCI_DEV_SERDES1_BUS_RI_REFCLK 5
899 #define TISCI_DEV_SERDES1_BUS_RI_REFCLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 6
900 #define TISCI_DEV_SERDES1_BUS_RI_REFCLK_PARENT_BOARD_0_HFOSC1_CLK_OUT 7
901 #define TISCI_DEV_SERDES1_BUS_RI_REFCLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_CLKOUT_CLK 8
902 #define TISCI_DEV_SERDES1_BUS_RI_REFCLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT4_CLK 9
903 #define TISCI_DEV_SERDES1_BUS_REFCLKPN 10
904 #define TISCI_DEV_SERDES1_BUS_LN0_TXCLK 11
905 #define TISCI_DEV_SERDES1_BUS_LN0_RXCLK 12
906 
907 #define TISCI_DEV_OLDI_TX_CORE_MAIN_0_BUS_OLDI_PLL_CLK 0
908 #define TISCI_DEV_OLDI_TX_CORE_MAIN_0_BUS_OLDI_0_FWD_P_CLK_BUS_IN1_CLOCKDIVIDER_DSS_BUS_OUT0 1
909 #define TISCI_DEV_OLDI_TX_CORE_MAIN_0_BUS_OLDI_0_FWD_P_CLK_BUS_IN0_CLOCKDIVIDER_DSS_BUS_OUT0 2
910 
911 #define TISCI_DEV_MCU_ADC1_BUS_VBUS_CLK 0
912 #define TISCI_DEV_MCU_ADC1_BUS_SYS_CLK 1
913 #define TISCI_DEV_MCU_ADC1_BUS_ADC_CLK 2
914 #define TISCI_DEV_MCU_ADC1_BUS_ADC_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 3
915 #define TISCI_DEV_MCU_ADC1_BUS_ADC_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT1_CLK 4
916 #define TISCI_DEV_MCU_ADC1_BUS_ADC_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT3_CLK 5
917 #define TISCI_DEV_MCU_ADC1_BUS_ADC_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
918 
919 #define TISCI_DEV_MCU_ADC0_BUS_VBUS_CLK 0
920 #define TISCI_DEV_MCU_ADC0_BUS_SYS_CLK 1
921 #define TISCI_DEV_MCU_ADC0_BUS_ADC_CLK 2
922 #define TISCI_DEV_MCU_ADC0_BUS_ADC_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 3
923 #define TISCI_DEV_MCU_ADC0_BUS_ADC_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT1_CLK 4
924 #define TISCI_DEV_MCU_ADC0_BUS_ADC_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT3_CLK 5
925 #define TISCI_DEV_MCU_ADC0_BUS_ADC_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
926 
927 #define TISCI_DEV_WKUP_DMSC0_BUS_FUNC_32K_RT_CLK 0
928 #define TISCI_DEV_WKUP_DMSC0_BUS_FUNC_MOSC_CLK 1
929 #define TISCI_DEV_WKUP_DMSC0_BUS_VBUS_CLK 2
930 #define TISCI_DEV_WKUP_DMSC0_BUS_FUNC_32K_RC_CLK 3
931 #define TISCI_DEV_WKUP_DMSC0_BUS_SEC_EFC_FCLK 4
932 #define TISCI_DEV_WKUP_DMSC0_BUS_DAP_CLK 5
933 #define TISCI_DEV_WKUP_DMSC0_BUS_EXT_CLK 6
934 
935 #define TISCI_DEV_MCU_PLL_MMR0_BUS_VBUSP_CLK 0
936 
937 #define TISCI_DEV_MCU_SEC_MMR0_BUS_VBUSP_CLK 0
938 
939 #define TISCI_DEV_GIC0_BUS_VCLK_CLK 0
940 
941 #define TISCI_DEV_MCU_DEBUGSS0_BUS_ATB1_CLK 0
942 #define TISCI_DEV_MCU_DEBUGSS0_BUS_ATB0_CLK 1
943 #define TISCI_DEV_MCU_DEBUGSS0_BUS_SYS_CLK 2
944 #define TISCI_DEV_MCU_DEBUGSS0_BUS_CFG_CLK 3
945 #define TISCI_DEV_MCU_DEBUGSS0_BUS_ATB2_CLK 4
946 #define TISCI_DEV_MCU_DEBUGSS0_BUS_DBG_CLK 5
947 #define TISCI_DEV_MCU_DEBUGSS0_BUS_ATB3_CLK 6
948 
949 #define TISCI_DEV_EQEP0_BUS_VBUS_CLK 0
950 
951 #define TISCI_DEV_EQEP2_BUS_VBUS_CLK 0
952 
953 #define TISCI_DEV_EQEP1_BUS_VBUS_CLK 0
954 
955 #define TISCI_DEV_WKUP_GPIO0_BUS_MMR_CLK 0
956 #define TISCI_DEV_WKUP_GPIO0_BUS_MMR_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK4 1
957 #define TISCI_DEV_WKUP_GPIO0_BUS_MMR_CLK_PARENT_K3_PLL_CTRL_WRAP_WKUP_0_BUS_CHIP_DIV1_CLK_CLK4_DUP0 2
958 #define TISCI_DEV_WKUP_GPIO0_BUS_MMR_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 3
959 #define TISCI_DEV_WKUP_GPIO0_BUS_MMR_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 4
960 
961 #define TISCI_DEV_GPIO0_BUS_MMR_CLK 0
962 
963 #define TISCI_DEV_GPIO1_BUS_MMR_CLK 0
964 
965 #define TISCI_DEV_COMPUTE_CLUSTER_MSMC0_BUS_TB_SOC_VBUSP_DMSC_CLK 0
966 #define TISCI_DEV_COMPUTE_CLUSTER_MSMC0_BUS_TB_SOC_VBUSP_DBG_CLK 1
967 #define TISCI_DEV_COMPUTE_CLUSTER_MSMC0_BUS_MSMC_CLK 2
968 #define TISCI_DEV_COMPUTE_CLUSTER_MSMC0_BUS_TB_SOC_VBUSP_CFG_CLK 3
969 #define TISCI_DEV_COMPUTE_CLUSTER_MSMC0_BUS_TB_SOC_GIC_CLK 4
970 
971 #define TISCI_DEV_COMPUTE_CLUSTER_CPAC0_BUS_ARM0_CLK 0
972 
973 #define TISCI_DEV_COMPUTE_CLUSTER_CPAC1_BUS_ARM1_CLK 0
974 
975 #define TISCI_DEV_COMPUTE_CLUSTER_A53_0_BUS_ARM0_CLK 0
976 
977 #define TISCI_DEV_COMPUTE_CLUSTER_A53_1_BUS_ARM0_CLK 0
978 
979 #define TISCI_DEV_COMPUTE_CLUSTER_A53_2_BUS_ARM1_CLK 0
980 
981 #define TISCI_DEV_COMPUTE_CLUSTER_A53_3_BUS_ARM1_CLK 0
982 
983 #define TISCI_DEV_WKUP_CBASS0_BUS_WKUP_MCU_PLL_OUT_2_CLK 0
984 #define TISCI_DEV_WKUP_CBASS0_BUS_WKUP_MCU_PLL_OUT_4_CLK 1
985 
986 #define TISCI_DEV_MCU_ROM0_BUS_CLK_CLK 0
987 
988 #define TISCI_DEV_K3_ARM_ATB_FUNNEL_3_32_MCU_0_BUS_DBG_CLK 0
989 
990 #define TISCI_DEV_ESM0_BUS_CLK 0
991 
992 #define TISCI_DEV_PRU_ICSSG2_BUS_RGMII_MHZ_5_CLK 0
993 #define TISCI_DEV_PRU_ICSSG2_BUS_WIZ1_TX_SLV_CLK 1
994 #define TISCI_DEV_PRU_ICSSG2_BUS_WIZ0_RX_SLV_CLK 2
995 #define TISCI_DEV_PRU_ICSSG2_BUS_VCLK_CLK 3
996 #define TISCI_DEV_PRU_ICSSG2_BUS_UCLK_CLK 4
997 #define TISCI_DEV_PRU_ICSSG2_BUS_WIZ0_TX_SLV_CLK 5
998 #define TISCI_DEV_PRU_ICSSG2_BUS_WIZ1_RX_SLV_CLK 6
999 #define TISCI_DEV_PRU_ICSSG2_BUS_PR1_RGMII1_RXC_I 7
1000 #define TISCI_DEV_PRU_ICSSG2_BUS_RGMII_MHZ_250_CLK 8
1001 #define TISCI_DEV_PRU_ICSSG2_BUS_RGMII_MHZ_50_CLK 9
1002 #define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK 10
1003 #define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 11
1004 #define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 12
1005 #define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_BOARD_0_BUS_MCU_CPTS_RFT_CLK_OUT 13
1006 #define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 14
1007 #define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 15
1008 #define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 16
1009 #define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_WIZ8B2M4VSB_MAIN_0_BUS_LN0_TXCLK 17
1010 #define TISCI_DEV_PRU_ICSSG2_BUS_IEP_CLK_PARENT_WIZ8B2M4VSB_MAIN_1_BUS_LN0_TXCLK 18
1011 #define TISCI_DEV_PRU_ICSSG2_BUS_CORE_CLK 19
1012 #define TISCI_DEV_PRU_ICSSG2_BUS_CORE_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT1_CLK 20
1013 #define TISCI_DEV_PRU_ICSSG2_BUS_CORE_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 21
1014 #define TISCI_DEV_PRU_ICSSG2_BUS_PR1_RGMII0_RXC_I 22
1015 #define TISCI_DEV_PRU_ICSSG2_BUS_PR1_RGMII1_TXC_I 23
1016 #define TISCI_DEV_PRU_ICSSG2_BUS_PR1_RGMII0_TXC_I 24
1017 #define TISCI_DEV_PRU_ICSSG2_BUS_WIZ1_TX_MST_CLK 25
1018 #define TISCI_DEV_PRU_ICSSG2_BUS_WIZ0_TX_MST_CLK 26
1019 
1020 #define TISCI_DEV_PRU_ICSSG0_BUS_RGMII_MHZ_5_CLK 0
1021 #define TISCI_DEV_PRU_ICSSG0_BUS_WIZ1_TX_SLV_CLK 1
1022 #define TISCI_DEV_PRU_ICSSG0_BUS_WIZ0_RX_SLV_CLK 2
1023 #define TISCI_DEV_PRU_ICSSG0_BUS_VCLK_CLK 3
1024 #define TISCI_DEV_PRU_ICSSG0_BUS_UCLK_CLK 4
1025 #define TISCI_DEV_PRU_ICSSG0_BUS_WIZ0_TX_SLV_CLK 5
1026 #define TISCI_DEV_PRU_ICSSG0_BUS_WIZ1_RX_SLV_CLK 6
1027 #define TISCI_DEV_PRU_ICSSG0_BUS_PR1_RGMII1_RXC_I 7
1028 #define TISCI_DEV_PRU_ICSSG0_BUS_RGMII_MHZ_250_CLK 8
1029 #define TISCI_DEV_PRU_ICSSG0_BUS_RGMII_MHZ_50_CLK 9
1030 #define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK 10
1031 #define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 11
1032 #define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 12
1033 #define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_BOARD_0_BUS_MCU_CPTS_RFT_CLK_OUT 13
1034 #define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 14
1035 #define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 15
1036 #define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 16
1037 #define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_WIZ8B2M4VSB_MAIN_0_BUS_LN0_TXCLK 17
1038 #define TISCI_DEV_PRU_ICSSG0_BUS_IEP_CLK_PARENT_WIZ8B2M4VSB_MAIN_1_BUS_LN0_TXCLK 18
1039 #define TISCI_DEV_PRU_ICSSG0_BUS_CORE_CLK 19
1040 #define TISCI_DEV_PRU_ICSSG0_BUS_CORE_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT1_CLK 20
1041 #define TISCI_DEV_PRU_ICSSG0_BUS_CORE_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 21
1042 #define TISCI_DEV_PRU_ICSSG0_BUS_PR1_RGMII0_RXC_I 22
1043 #define TISCI_DEV_PRU_ICSSG0_BUS_PR1_RGMII1_TXC_I 23
1044 #define TISCI_DEV_PRU_ICSSG0_BUS_PR1_RGMII0_TXC_I 24
1045 
1046 #define TISCI_DEV_PRU_ICSSG1_BUS_RGMII_MHZ_5_CLK 0
1047 #define TISCI_DEV_PRU_ICSSG1_BUS_WIZ1_TX_SLV_CLK 1
1048 #define TISCI_DEV_PRU_ICSSG1_BUS_WIZ0_RX_SLV_CLK 2
1049 #define TISCI_DEV_PRU_ICSSG1_BUS_VCLK_CLK 3
1050 #define TISCI_DEV_PRU_ICSSG1_BUS_UCLK_CLK 4
1051 #define TISCI_DEV_PRU_ICSSG1_BUS_WIZ0_TX_SLV_CLK 5
1052 #define TISCI_DEV_PRU_ICSSG1_BUS_WIZ1_RX_SLV_CLK 6
1053 #define TISCI_DEV_PRU_ICSSG1_BUS_PR1_RGMII1_RXC_I 7
1054 #define TISCI_DEV_PRU_ICSSG1_BUS_RGMII_MHZ_250_CLK 8
1055 #define TISCI_DEV_PRU_ICSSG1_BUS_RGMII_MHZ_50_CLK 9
1056 #define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK 10
1057 #define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 11
1058 #define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 12
1059 #define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_BOARD_0_BUS_MCU_CPTS_RFT_CLK_OUT 13
1060 #define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 14
1061 #define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 15
1062 #define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 16
1063 #define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_WIZ8B2M4VSB_MAIN_0_BUS_LN0_TXCLK 17
1064 #define TISCI_DEV_PRU_ICSSG1_BUS_IEP_CLK_PARENT_WIZ8B2M4VSB_MAIN_1_BUS_LN0_TXCLK 18
1065 #define TISCI_DEV_PRU_ICSSG1_BUS_CORE_CLK 19
1066 #define TISCI_DEV_PRU_ICSSG1_BUS_CORE_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_HSDIV_CLKOUT1_CLK 20
1067 #define TISCI_DEV_PRU_ICSSG1_BUS_CORE_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 21
1068 #define TISCI_DEV_PRU_ICSSG1_BUS_PR1_RGMII0_RXC_I 22
1069 #define TISCI_DEV_PRU_ICSSG1_BUS_PR1_RGMII1_TXC_I 23
1070 #define TISCI_DEV_PRU_ICSSG1_BUS_PR1_RGMII0_TXC_I 24
1071 
1072 #define TISCI_DEV_MCU_ESM0_BUS_CLK 0
1073 
1074 #define TISCI_DEV_ECAP0_BUS_VBUS_CLK 0
1075 
1076 #define TISCI_DEV_WKUP_ESM0_BUS_CLK 0
1077 
1078 #define TISCI_DEV_MCU_EFUSE0_BUS_VBUSP_CLK_CLK 0
1079 #define TISCI_DEV_MCU_EFUSE0_BUS_EFC3_CTL_FCLK 1
1080 #define TISCI_DEV_MCU_EFUSE0_BUS_EFC0_CTL_FCLK 2
1081 #define TISCI_DEV_MCU_EFUSE0_BUS_EFC1_CTL_FCLK 3
1082 #define TISCI_DEV_MCU_EFUSE0_BUS_EFC2_CTL_FCLK 4
1083 
1084 #define TISCI_DEV_MCU_CTRL_MMR0_BUS_VBUSP_CLK 0
1085 
1086 #define TISCI_DEV_PSC0_BUS_CLK 0
1087 #define TISCI_DEV_PSC0_BUS_SLOW_CLK 1
1088 
1089 #define TISCI_DEV_CTRL_MMR0_BUS_VBUSP_CLK 0
1090 
1091 #define TISCI_DEV_MCU_MCAN0_BUS_MCANSS_CCLK_CLK 0
1092 #define TISCI_DEV_MCU_MCAN0_BUS_MCANSS_CCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT2_CLK 1
1093 #define TISCI_DEV_MCU_MCAN0_BUS_MCANSS_CCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT2_CLK2 2
1094 #define TISCI_DEV_MCU_MCAN0_BUS_MCANSS_CCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT3_CLK2 3
1095 #define TISCI_DEV_MCU_MCAN0_BUS_MCANSS_CCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 4
1096 #define TISCI_DEV_MCU_MCAN0_BUS_MCANSS_HCLK_CLK 5
1097 
1098 #define TISCI_DEV_MCU_MCAN1_BUS_MCANSS_CCLK_CLK 0
1099 #define TISCI_DEV_MCU_MCAN1_BUS_MCANSS_CCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT2_CLK 1
1100 #define TISCI_DEV_MCU_MCAN1_BUS_MCANSS_CCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT2_CLK2 2
1101 #define TISCI_DEV_MCU_MCAN1_BUS_MCANSS_CCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT3_CLK2 3
1102 #define TISCI_DEV_MCU_MCAN1_BUS_MCANSS_CCLK_CLK_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 4
1103 #define TISCI_DEV_MCU_MCAN1_BUS_MCANSS_HCLK_CLK 5
1104 
1105 #define TISCI_DEV_DDRSS0_BUS_DDRSS_VBUS_CLK 0
1106 #define TISCI_DEV_DDRSS0_BUS_DDRSS_BYP_4X_CLK 1
1107 #define TISCI_DEV_DDRSS0_BUS_DDRSS_CTL_CLK_BUS_IN1_ADPLLLJM_WRAP_MAIN_3_BUS_CLKOUT_CLK 2
1108 #define TISCI_DEV_DDRSS0_BUS_DDRSS_TCLK 3
1109 #define TISCI_DEV_DDRSS0_BUS_DDRSS_PHY_CTL_CLK_BUS_IN1_ADPLLLJM_WRAP_MAIN_3_BUS_CLKOUT_CLK 4
1110 #define TISCI_DEV_DDRSS0_BUS_DDRSS_PHY_CTL_CLK_BUS_IN0_ADPLLLJM_WRAP_MAIN_3_BUS_CLKOUT_CLK 5
1111 #define TISCI_DEV_DDRSS0_BUS_DDRSS_CFG_CLK 6
1112 #define TISCI_DEV_DDRSS0_BUS_DDRSS_CTL_CLK_BUS_IN0_ADPLLLJM_WRAP_MAIN_3_BUS_CLKOUT_CLK 7
1113 #define TISCI_DEV_DDRSS0_BUS_DDRSS_BYP_CLK_BUS_IN1_ADPLLLJM_WRAP_MAIN_3_BUS_CLKOUT_CLK 8
1114 #define TISCI_DEV_DDRSS0_BUS_DDRSS_BYP_CLK_BUS_IN0_ADPLLLJM_WRAP_MAIN_3_BUS_CLKOUT_CLK 9
1115 
1116 #define TISCI_DEV_MCU_NAVSS0_BUS_UDMASS_VD2CLK 0
1117 #define TISCI_DEV_MCU_NAVSS0_BUS_CPSW0CLK 1
1118 #define TISCI_DEV_MCU_NAVSS0_BUS_MODSS_VD2CLK 2
1119 #define TISCI_DEV_MCU_NAVSS0_BUS_PDMA_MCU1CLK 3
1120 
1121 #define TISCI_DEV_MCU_FSS0_HYPERBUS0_BUS_HPB_CLKX1_INV_CLK 0
1122 #define TISCI_DEV_MCU_FSS0_HYPERBUS0_BUS_HPB_CLKX1_CLK 1
1123 #define TISCI_DEV_MCU_FSS0_HYPERBUS0_BUS_HPB_CLKX2_CLK 2
1124 #define TISCI_DEV_MCU_FSS0_HYPERBUS0_BUS_CBA_CLK 3
1125 #define TISCI_DEV_MCU_FSS0_HYPERBUS0_BUS_HPB_CLKX2_INV_CLK 4
1126 #define TISCI_DEV_MCU_FSS0_HYPERBUS0_HPB_OUT_CLK_N 5
1127 #define TISCI_DEV_MCU_FSS0_HYPERBUS0_HPB_OUT_CLK_P 6
1128 
1129 #define TISCI_DEV_MCU_FSS0_OSPI_0_BUS_OSPI0_RCLK_CLK 0
1130 #define TISCI_DEV_MCU_FSS0_OSPI_0_BUS_OSPI0_RCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT4_CLK 1
1131 #define TISCI_DEV_MCU_FSS0_OSPI_0_BUS_OSPI0_RCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT4_CLK 2
1132 #define TISCI_DEV_MCU_FSS0_OSPI_0_BUS_OSPI0_ICLK_CLK 3
1133 #define TISCI_DEV_MCU_FSS0_OSPI_0_BUS_OSPI0_ICLK_CLK_PARENT_BOARD_0_BUS_MCU_OSPI0DQS_OUT 4
1134 #define TISCI_DEV_MCU_FSS0_OSPI_0_BUS_OSPI0_ICLK_CLK_PARENT_FSS_MCU_0_OSPI_0_BUS_OSPI0_OCLK_CLK 5
1135 #define TISCI_DEV_MCU_FSS0_OSPI_0_BUS_OSPI0_PCLK_CLK 6
1136 #define TISCI_DEV_MCU_FSS0_OSPI_0_BUS_OSPI0_DQS_CLK 7
1137 #define TISCI_DEV_MCU_FSS0_OSPI_0_BUS_OSPI0_HCLK_CLK 8
1138 #define TISCI_DEV_MCU_FSS0_OSPI_0_BUS_OSPI0_OCLK_CLK 9
1139 
1140 #define TISCI_DEV_MCU_FSS0_OSPI_1_BUS_OSPI1_PCLK_CLK 0
1141 #define TISCI_DEV_MCU_FSS0_OSPI_1_BUS_OSPI1_ICLK_CLK 1
1142 #define TISCI_DEV_MCU_FSS0_OSPI_1_BUS_OSPI1_ICLK_CLK_PARENT_BOARD_0_BUS_MCU_OSPI1DQS_OUT 2
1143 #define TISCI_DEV_MCU_FSS0_OSPI_1_BUS_OSPI1_ICLK_CLK_PARENT_FSS_MCU_0_OSPI_1_BUS_OSPI1_OCLK_CLK 3
1144 #define TISCI_DEV_MCU_FSS0_OSPI_1_BUS_OSPI1_HCLK_CLK 4
1145 #define TISCI_DEV_MCU_FSS0_OSPI_1_BUS_OSPI1_DQS_CLK 5
1146 #define TISCI_DEV_MCU_FSS0_OSPI_1_BUS_OSPI1_RCLK_CLK 6
1147 #define TISCI_DEV_MCU_FSS0_OSPI_1_BUS_OSPI1_RCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT4_CLK 7
1148 #define TISCI_DEV_MCU_FSS0_OSPI_1_BUS_OSPI1_RCLK_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT4_CLK 8
1149 #define TISCI_DEV_MCU_FSS0_OSPI_1_BUS_OSPI1_OCLK_CLK 9
1150 
1151 #define TISCI_DEV_DFTSS0_BUS_VBUSP_CLK_CLK 0
1152 
1153 #define TISCI_DEV_WKUP_GPIOMUX_INTRTR0_BUS_INTR_CLK 0
1154 
1155 #define TISCI_DEV_GPIOMUX_INTRTR0_BUS_INTR_CLK 0
1156 
1157 #define TISCI_DEV_MAIN2MCU_LVL_INTRTR0_BUS_INTR_CLK 0
1158 
1159 #define TISCI_DEV_MAIN2MCU_PLS_INTRTR0_BUS_INTR_CLK 0
1160 
1161 #define TISCI_DEV_GPU0_BUS_MEM_CLK 0
1162 #define TISCI_DEV_GPU0_BUS_HYD_CORE_CLK 1
1163 #define TISCI_DEV_GPU0_BUS_SGX_CORE_CLK 2
1164 #define TISCI_DEV_GPU0_BUS_SYS_CLK 3
1165 
1166 #define TISCI_DEV_PDMA_DEBUG0_BUS_VCLK 0
1167 
1168 #define TISCI_DEV_PDMA0_BUS_VCLK 0
1169 
1170 #define TISCI_DEV_PDMA1_BUS_VCLK 0
1171 
1172 #define TISCI_DEV_MCU_PDMA0_BUS_VCLK 0
1173 
1174 #define TISCI_DEV_MCU_PDMA1_BUS_VCLK 0
1175 
1176 #define TISCI_DEV_MCU_MSRAM0_BUS_CCLK_CLK 0
1177 #define TISCI_DEV_MCU_MSRAM0_BUS_VCLK_CLK 1
1178 
1179 #define TISCI_DEV_CMPEVENT_INTRTR0_BUS_INTR_CLK 0
1180 
1181 #define TISCI_DEV_DEBUGSUSPENDRTR0_BUS_INTR_CLK 0
1182 
1183 #define TISCI_DEV_TIMESYNC_INTRTR0_BUS_INTR_CLK 0
1184 
1185 #define TISCI_DEV_CBASS_DEBUG0_BUS_MAIN_SYSCLK0_2_CLK 0
1186 #define TISCI_DEV_CBASS_DEBUG0_BUS_MAIN_SYSCLK0_4_CLK 1
1187 
1188 #define TISCI_DEV_CBASS_FW0_BUS_MAIN_SYSCLK0_2_CLK 0
1189 #define TISCI_DEV_CBASS_FW0_BUS_MAIN_SYSCLK0_4_CLK 1
1190 
1191 #define TISCI_DEV_MCU_CBASS_DEBUG0_BUS_MCU_SYSCLK0_2_CLK 0
1192 
1193 #define TISCI_DEV_WKUP_CBASS_FW0_BUS_WKUP_MCU_PLL_OUT_2_CLK 0
1194 
1195 #define TISCI_DEV_PCIE0_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN5_BOARD_0_BUS_EXT_REFCLK1_OUT 0
1196 #define TISCI_DEV_PCIE0_BUS_PCIE_CBA_CLK 1
1197 #define TISCI_DEV_PCIE0_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN3_BOARD_0_BUS_CPTS_RFT_CLK_OUT 2
1198 #define TISCI_DEV_PCIE0_BUS_PCIE_TXI0_CLK 3
1199 #define TISCI_DEV_PCIE0_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN1_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 4
1200 #define TISCI_DEV_PCIE0_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN0_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
1201 #define TISCI_DEV_PCIE0_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN4_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
1202 #define TISCI_DEV_PCIE0_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN2_BOARD_0_BUS_MCU_CPTS_RFT_CLK_OUT 7
1203 #define TISCI_DEV_PCIE0_BUS_PCIE_TXR1_CLK 8
1204 #define TISCI_DEV_PCIE0_BUS_PCIE_TXR0_CLK 9
1205 
1206 #define TISCI_DEV_PCIE1_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN5_BOARD_0_BUS_EXT_REFCLK1_OUT 0
1207 #define TISCI_DEV_PCIE1_BUS_PCIE_CBA_CLK 1
1208 #define TISCI_DEV_PCIE1_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN3_BOARD_0_BUS_CPTS_RFT_CLK_OUT 2
1209 #define TISCI_DEV_PCIE1_BUS_PCIE_TXI0_CLK 3
1210 #define TISCI_DEV_PCIE1_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN1_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 4
1211 #define TISCI_DEV_PCIE1_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN0_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 5
1212 #define TISCI_DEV_PCIE1_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN4_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 6
1213 #define TISCI_DEV_PCIE1_BUS_PCIE_CPTS_RCLK_CLK_BUS_IN2_BOARD_0_BUS_MCU_CPTS_RFT_CLK_OUT 7
1214 #define TISCI_DEV_PCIE1_BUS_PCIE_TXR0_CLK 8
1215 
1216 #define TISCI_DEV_GTC0_BUS_VBUSP_CLK 0
1217 #define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 1
1218 #define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT3_CLK 2
1219 #define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_BOARD_0_BUS_MCU_CPTS_RFT_CLK_OUT 3
1220 #define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_BOARD_0_BUS_CPTS_RFT_CLK_OUT 4
1221 #define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_BOARD_0_BUS_MCU_EXT_REFCLK0_OUT 5
1222 #define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_BOARD_0_BUS_EXT_REFCLK1_OUT 6
1223 #define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_WIZ8B2M4VSB_MAIN_0_BUS_LN0_TXCLK 7
1224 #define TISCI_DEV_GTC0_BUS_VBUSP_CLK_PARENT_WIZ8B2M4VSB_MAIN_1_BUS_LN0_TXCLK 8
1225 
1226 #define TISCI_DEV_WKUP_VTM0_BUS_FIX_REF_CLK 0
1227 #define TISCI_DEV_WKUP_VTM0_BUS_VBUSP_CLK 1
1228 
1229 #define TISCI_DEV_MMCSD0_BUS_EMMCSDSS_VBUS_CLK 0
1230 #define TISCI_DEV_MMCSD0_BUS_EMMCSDSS_XIN_CLK 1
1231 
1232 #define TISCI_DEV_MCU_ECC_AGGR0_BUS_AGGR_CLK 0
1233 
1234 #define TISCI_DEV_ECC_AGGR1_BUS_AGGR_CLK 0
1235 
1236 #define TISCI_DEV_ECC_AGGR2_BUS_AGGR_CLK 0
1237 
1238 #define TISCI_DEV_MCU_ECC_AGGR1_BUS_AGGR_CLK 0
1239 
1240 #define TISCI_DEV_WKUP_ECC_AGGR0_BUS_AGGR_CLK 0
1241 
1242 #define TISCI_DEV_ECC_AGGR0_BUS_AGGR_CLK 0
1243 
1244 #define TISCI_DEV_MCU_PSRAM0_BUS_CLK_CLK 0
1245 
1246 #define TISCI_DEV_GS80PRG_SOC_WRAP_WKUP_0_BUS_OSC_CLK 0
1247 #define TISCI_DEV_GS80PRG_SOC_WRAP_WKUP_0_BUS_CLK 1
1248 
1249 #define TISCI_DEV_GS80PRG_MCU_WRAP_WKUP_0_BUS_OSC_CLK 0
1250 #define TISCI_DEV_GS80PRG_MCU_WRAP_WKUP_0_BUS_CLK 1
1251 
1252 #define TISCI_DEV_MCU_CBASS0_BUS_MCU_SYSCLK0_8_CLK 0
1253 #define TISCI_DEV_MCU_CBASS0_BUS_MCU_SYSCLK0_4_CLK 1
1254 #define TISCI_DEV_MCU_CBASS0_BUS_MCU_SYSCLK0_2_CLK 2
1255 
1256 #define TISCI_DEV_MX_EFUSE_MAIN_CHAIN_MAIN_0_BUS_UNDEFINEDCHAIN1_FCLK 0
1257 #define TISCI_DEV_MX_EFUSE_MAIN_CHAIN_MAIN_0_BUS_UNDEFINEDCHAIN0_FCLK 1
1258 
1259 #define TISCI_DEV_MX_EFUSE_MCU_CHAIN_MCU_0_BUS_UNDEFINEDCHAIN1_FCLK 0
1260 #define TISCI_DEV_MX_EFUSE_MCU_CHAIN_MCU_0_BUS_UNDEFINEDCHAIN0_FCLK 1
1261 #define TISCI_DEV_MX_EFUSE_MCU_CHAIN_MCU_0_BUS_UNDEFINEDCHAIN2_FCLK 2
1262 
1263 #define TISCI_DEV_BOARD0_BUS_SCL3_IN 0
1264 #define TISCI_DEV_BOARD0_BUS_SCL2_IN 1
1265 #define TISCI_DEV_BOARD0_BUS_SCL1_IN 2
1266 #define TISCI_DEV_BOARD0_BUS_SCL0_IN 3
1267 #define TISCI_DEV_BOARD0_BUS_PRG2_RGMII2_TCLK_IN 4
1268 #define TISCI_DEV_BOARD0_BUS_MCU_OSPI1CLK_IN 5
1269 #define TISCI_DEV_BOARD0_BUS_PRG1_RGMII1_TCLK_IN 6
1270 #define TISCI_DEV_BOARD0_BUS_REFCLK1P_IN 7
1271 #define TISCI_DEV_BOARD0_BUS_REFCLK1P_IN_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 8
1272 #define TISCI_DEV_BOARD0_BUS_REFCLK1P_IN_PARENT_BOARD_0_HFOSC1_CLK_OUT 9
1273 #define TISCI_DEV_BOARD0_BUS_REFCLK1P_IN_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_CLKOUT_CLK 10
1274 #define TISCI_DEV_BOARD0_BUS_REFCLK1P_IN_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT4_CLK 11
1275 #define TISCI_DEV_BOARD0_BUS_MCU_OSPI1LBCLKO_IN 12
1276 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN 13
1277 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_12P5M_CLK 14
1278 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 15
1279 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_CLKOUT_CLK 16
1280 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_CLKOUT_CLK_DUP0 17
1281 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT1_CLK 18
1282 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT2_CLK 19
1283 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT3_CLK 20
1284 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_0_BUS_HSDIV_CLKOUT4_CLK 21
1285 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_CLKOUT_CLK 22
1286 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_RCOSC_32K_CLK 23
1287 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT1_CLK 24
1288 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT2_CLK 25
1289 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT3_CLK 26
1290 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_HSDIV_CLKOUT4_CLK 27
1291 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK_DUP0 28
1292 #define TISCI_DEV_BOARD0_BUS_MCU_OBSCLK_IN_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 29
1293 #define TISCI_DEV_BOARD0_BUS_PRG2_RGMII1_TCLK_IN 30
1294 #define TISCI_DEV_BOARD0_BUS_REFCLK1M_IN 31
1295 #define TISCI_DEV_BOARD0_BUS_REFCLK1M_IN_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 32
1296 #define TISCI_DEV_BOARD0_BUS_REFCLK1M_IN_PARENT_BOARD_0_HFOSC1_CLK_OUT 33
1297 #define TISCI_DEV_BOARD0_BUS_REFCLK1M_IN_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_CLKOUT_CLK 34
1298 #define TISCI_DEV_BOARD0_BUS_REFCLK1M_IN_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT4_CLK 35
1299 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN 36
1300 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_BOARD_0_HFOSC1_CLK_OUT 37
1301 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 38
1302 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_CLKOUT_CLK 39
1303 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_ADPLLLJM_WRAP_MAIN_1_BUS_CLKOUT_CLK 40
1304 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_GLUELOGIC_LFOSC_CLK_BUS_OUT 41
1305 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_2_BUS_CLKOUT_CLK 42
1306 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_ADPLLLJM_WRAP_MAIN_4_BUS_CLKOUT_CLK 43
1307 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_ADPLLM_WRAP_MAIN_6_BUS_CLKOUT_CLK 44
1308 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_ADPLLLJM_WRAP_MAIN_3_BUS_CLKOUT_CLK 45
1309 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_CLKOUT_CLK 46
1310 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT1_CLK 47
1311 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_ADPLLM_WRAP_MAIN_7_BUS_CLKOUT_CLK 48
1312 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF2_0 49
1313 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF3_0 50
1314 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF4_0 51
1315 #define TISCI_DEV_BOARD0_BUS_OBSCLK_IN_PARENT_NAVSS256L_MAIN_0_BUS_CPTS0_GENF5_0 52
1316 #define TISCI_DEV_BOARD0_BUS_PRG0_RGMII1_TCLK_IN 53
1317 #define TISCI_DEV_BOARD0_BUS_MCU_OSPI0CLK_IN 54
1318 #define TISCI_DEV_BOARD0_BUS_DSS0PCLK_IN 55
1319 #define TISCI_DEV_BOARD0_BUS_PRG0_RGMII2_TCLK_IN 56
1320 #define TISCI_DEV_BOARD0_BUS_WKUP_SCL0_IN 57
1321 #define TISCI_DEV_BOARD0_BUS_REFCLK0P_IN 58
1322 #define TISCI_DEV_BOARD0_BUS_REFCLK0P_IN_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 59
1323 #define TISCI_DEV_BOARD0_BUS_REFCLK0P_IN_PARENT_BOARD_0_HFOSC1_CLK_OUT 60
1324 #define TISCI_DEV_BOARD0_BUS_REFCLK0P_IN_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_CLKOUT_CLK 61
1325 #define TISCI_DEV_BOARD0_BUS_REFCLK0P_IN_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT4_CLK 62
1326 #define TISCI_DEV_BOARD0_BUS_REFCLK0M_IN 63
1327 #define TISCI_DEV_BOARD0_BUS_REFCLK0M_IN_PARENT_MX_WAKEUP_GS80_WKUP_0_BUS_WKUP_OSC0_CLK 64
1328 #define TISCI_DEV_BOARD0_BUS_REFCLK0M_IN_PARENT_BOARD_0_HFOSC1_CLK_OUT 65
1329 #define TISCI_DEV_BOARD0_BUS_REFCLK0M_IN_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_CLKOUT_CLK 66
1330 #define TISCI_DEV_BOARD0_BUS_REFCLK0M_IN_PARENT_ADPLLLJM_HSDIV_WRAP_MAIN_0_BUS_HSDIV_CLKOUT4_CLK 67
1331 #define TISCI_DEV_BOARD0_BUS_MCU_OSPI0LBCLKO_IN 68
1332 #define TISCI_DEV_BOARD0_BUS_MCU_CLKOUT_IN 69
1333 #define TISCI_DEV_BOARD0_BUS_MCU_CLKOUT_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_CLKOUT_CLK5 70
1334 #define TISCI_DEV_BOARD0_BUS_MCU_CLKOUT_IN_PARENT_ADPLLM_HSDIV_WRAP_MCU_1_BUS_CLKOUT_CLK10 71
1335 #define TISCI_DEV_BOARD0_BUS_MCU_SCL0_IN 72
1336 #define TISCI_DEV_BOARD0_BUS_SYSCLKOUT_IN 73
1337 #define TISCI_DEV_BOARD0_BUS_MCU_SYSCLKOUT_IN 74
1338 #define TISCI_DEV_BOARD0_BUS_PRG1_RGMII1_RCLK_OUT 75
1339 #define TISCI_DEV_BOARD0_BUS_PRG1_RGMII2_RCLK_OUT 76
1340 #define TISCI_DEV_BOARD0_BUS_GPMCCLK_OUT 77
1341 #define TISCI_DEV_BOARD0_BUS_MCASP2AHCLKX_OUT 78
1342 #define TISCI_DEV_BOARD0_BUS_MCASP2AHCLKR_OUT 79
1343 #define TISCI_DEV_BOARD0_BUS_PRG2_RGMII2_RCLK_OUT 80
1344 #define TISCI_DEV_BOARD0_BUS_CPTS_RFT_CLK_OUT 81
1345 #define TISCI_DEV_BOARD0_BUS_MCASP0ACLKR_OUT 82
1346 #define TISCI_DEV_BOARD0_BUS_MCASP0ACLKX_OUT 83
1347 #define TISCI_DEV_BOARD0_BUS_EXT_REFCLK1_OUT 84
1348 #define TISCI_DEV_BOARD0_BUS_PRG0_RGMII2_RCLK_OUT 85
1349 #define TISCI_DEV_BOARD0_BUS_MCU_OSPI0DQS_OUT 86
1350 #define TISCI_DEV_BOARD0_BUS_USB0REFCLKP_OUT 87
1351 #define TISCI_DEV_BOARD0_BUS_DSS0EXTPCLKIN_OUT 88
1352 #define TISCI_DEV_BOARD0_BUS_SPI1CLK_OUT 89
1353 #define TISCI_DEV_BOARD0_BUS_MCASP2ACLKR_OUT 90
1354 #define TISCI_DEV_BOARD0_BUS_MCASP1ACLKX_OUT 91
1355 #define TISCI_DEV_BOARD0_BUS_MCASP1ACLKR_OUT 92
1356 #define TISCI_DEV_BOARD0_BUS_MCASP2ACLKX_OUT 93
1357 #define TISCI_DEV_BOARD0_BUS_MCU_RMII1_REFCLK_OUT 94
1358 #define TISCI_DEV_BOARD0_BUS_MCU_CPTS_RFT_CLK_OUT 95
1359 #define TISCI_DEV_BOARD0_BUS_MCU_RGMII1_TCLK_OUT 96
1360 #define TISCI_DEV_BOARD0_BUS_MCU_SPI0CLK_OUT 97
1361 #define TISCI_DEV_BOARD0_BUS_MCU_SPI1CLK_OUT 98
1362 #define TISCI_DEV_BOARD0_BUS_PRG0_RGMII1_RCLK_OUT 99
1363 #define TISCI_DEV_BOARD0_BUS_SPI2CLK_OUT 100
1364 #define TISCI_DEV_BOARD0_BUS_WKUP_TCK_OUT 101
1365 #define TISCI_DEV_BOARD0_BUS_SPI3CLK_OUT 102
1366 #define TISCI_DEV_BOARD0_BUS_USB0REFCLKM_OUT 103
1367 #define TISCI_DEV_BOARD0_BUS_MCU_RGMII1_RCLK_OUT 104
1368 #define TISCI_DEV_BOARD0_BUS_MCASP0AHCLKR_OUT 105
1369 #define TISCI_DEV_BOARD0_BUS_MCU_EXT_REFCLK0_OUT 106
1370 #define TISCI_DEV_BOARD0_BUS_MCASP0AHCLKX_OUT 107
1371 #define TISCI_DEV_BOARD0_BUS_CCDC0_PCLK_OUT 108
1372 #define TISCI_DEV_BOARD0_HFOSC1_CLK_OUT 109
1373 #define TISCI_DEV_BOARD0_BUS_MCU_OSPI1DQS_OUT 110
1374 #define TISCI_DEV_BOARD0_BUS_MCASP1AHCLKX_OUT 111
1375 #define TISCI_DEV_BOARD0_BUS_PCIE1REFCLKM_OUT 112
1376 #define TISCI_DEV_BOARD0_BUS_MCASP1AHCLKR_OUT 113
1377 #define TISCI_DEV_BOARD0_BUS_PCIE1REFCLKP_OUT 114
1378 #define TISCI_DEV_BOARD0_BUS_PRG2_RGMII1_RCLK_OUT 115
1379 #define TISCI_DEV_BOARD0_BUS_SPI0CLK_OUT 116
1380 #define TISCI_DEV_BOARD0_BUS_MCU_HYPERBUS_CLK_IN 117
1381 #define TISCI_DEV_BOARD0_BUS_MCU_HYPERBUS_NCLK_IN 118
1382 
1383 #define TISCI_DEV_R5FSS0_CORE0_CPU_CLK 0
1384 
1385 #endif /* SOC_AM6_CLOCKS_H */
1386