|
AM64x MCU+ SDK
10.00.00
|
|
Go to the documentation of this file.
51 #ifndef SOC_AM64X_CLOCKS_H
52 #define SOC_AM64X_CLOCKS_H
60 #define TISCI_DEV_ADC0_ADC_CLK 0
61 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
62 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
63 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 3
64 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 4
65 #define TISCI_DEV_ADC0_SYS_CLK 5
66 #define TISCI_DEV_ADC0_VBUS_CLK 6
68 #define TISCI_DEV_CMP_EVENT_INTROUTER0_INTR_CLK 0
70 #define TISCI_DEV_DBGSUSPENDROUTER0_INTR_CLK 0
72 #define TISCI_DEV_MAIN_GPIOMUX_INTROUTER0_INTR_CLK 0
74 #define TISCI_DEV_MCU_MCU_GPIOMUX_INTROUTER0_INTR_CLK 0
76 #define TISCI_DEV_TIMESYNC_EVENT_INTROUTER0_INTR_CLK 0
78 #define TISCI_DEV_MCU_M4FSS0_CBASS_0_CLK 0
80 #define TISCI_DEV_MCU_M4FSS0_CORE0_DAP_CLK 0
81 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK 1
82 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 2
83 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK2 3
85 #define TISCI_DEV_CPSW0_CPPI_CLK_CLK 0
86 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK 1
87 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 2
88 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 3
89 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 4
90 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 5
91 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
92 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 7
93 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 8
94 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 9
95 #define TISCI_DEV_CPSW0_GMII1_MR_CLK 10
96 #define TISCI_DEV_CPSW0_GMII1_MT_CLK 11
97 #define TISCI_DEV_CPSW0_GMII2_MR_CLK 12
98 #define TISCI_DEV_CPSW0_GMII2_MT_CLK 13
99 #define TISCI_DEV_CPSW0_GMII_RFT_CLK 14
100 #define TISCI_DEV_CPSW0_RGMII1_RXC_I 15
101 #define TISCI_DEV_CPSW0_RGMII1_TXC_I 16
102 #define TISCI_DEV_CPSW0_RGMII2_RXC_I 17
103 #define TISCI_DEV_CPSW0_RGMII2_TXC_I 18
104 #define TISCI_DEV_CPSW0_RGMII_MHZ_250_CLK 19
105 #define TISCI_DEV_CPSW0_RGMII_MHZ_50_CLK 20
106 #define TISCI_DEV_CPSW0_RGMII_MHZ_5_CLK 21
107 #define TISCI_DEV_CPSW0_RMII_MHZ_50_CLK 22
108 #define TISCI_DEV_CPSW0_CPTS_GENF0 23
109 #define TISCI_DEV_CPSW0_CPTS_GENF1 24
110 #define TISCI_DEV_CPSW0_RGMII1_TXC_O 25
111 #define TISCI_DEV_CPSW0_RGMII2_TXC_O 26
113 #define TISCI_DEV_CPT2_AGGR0_VCLK_CLK 0
115 #define TISCI_DEV_STM0_ATB_CLK 0
116 #define TISCI_DEV_STM0_CORE_CLK 1
117 #define TISCI_DEV_STM0_VBUSP_CLK 2
119 #define TISCI_DEV_DCC0_DCC_CLKSRC0_CLK 0
120 #define TISCI_DEV_DCC0_DCC_CLKSRC1_CLK 1
121 #define TISCI_DEV_DCC0_DCC_CLKSRC2_CLK 2
122 #define TISCI_DEV_DCC0_DCC_CLKSRC3_CLK 3
123 #define TISCI_DEV_DCC0_DCC_CLKSRC4_CLK 4
124 #define TISCI_DEV_DCC0_DCC_CLKSRC5_CLK 5
125 #define TISCI_DEV_DCC0_DCC_CLKSRC6_CLK 6
126 #define TISCI_DEV_DCC0_DCC_CLKSRC7_CLK 7
127 #define TISCI_DEV_DCC0_DCC_INPUT00_CLK 8
128 #define TISCI_DEV_DCC0_DCC_INPUT01_CLK 9
129 #define TISCI_DEV_DCC0_DCC_INPUT02_CLK 10
130 #define TISCI_DEV_DCC0_DCC_INPUT10_CLK 11
131 #define TISCI_DEV_DCC0_VBUS_CLK 12
133 #define TISCI_DEV_DCC1_DCC_CLKSRC0_CLK 0
134 #define TISCI_DEV_DCC1_DCC_CLKSRC1_CLK 1
135 #define TISCI_DEV_DCC1_DCC_CLKSRC2_CLK 2
136 #define TISCI_DEV_DCC1_DCC_CLKSRC3_CLK 3
137 #define TISCI_DEV_DCC1_DCC_CLKSRC4_CLK 4
138 #define TISCI_DEV_DCC1_DCC_CLKSRC5_CLK 5
139 #define TISCI_DEV_DCC1_DCC_CLKSRC6_CLK 6
140 #define TISCI_DEV_DCC1_DCC_CLKSRC7_CLK 7
141 #define TISCI_DEV_DCC1_DCC_INPUT00_CLK 8
142 #define TISCI_DEV_DCC1_DCC_INPUT01_CLK 9
143 #define TISCI_DEV_DCC1_DCC_INPUT02_CLK 10
144 #define TISCI_DEV_DCC1_DCC_INPUT10_CLK 11
145 #define TISCI_DEV_DCC1_VBUS_CLK 12
147 #define TISCI_DEV_DCC2_DCC_CLKSRC0_CLK 0
148 #define TISCI_DEV_DCC2_DCC_CLKSRC1_CLK 1
149 #define TISCI_DEV_DCC2_DCC_CLKSRC2_CLK 2
150 #define TISCI_DEV_DCC2_DCC_CLKSRC3_CLK 3
151 #define TISCI_DEV_DCC2_DCC_CLKSRC4_CLK 4
152 #define TISCI_DEV_DCC2_DCC_CLKSRC5_CLK 5
153 #define TISCI_DEV_DCC2_DCC_CLKSRC6_CLK 6
154 #define TISCI_DEV_DCC2_DCC_CLKSRC7_CLK 7
155 #define TISCI_DEV_DCC2_DCC_INPUT00_CLK 8
156 #define TISCI_DEV_DCC2_DCC_INPUT01_CLK 9
157 #define TISCI_DEV_DCC2_DCC_INPUT02_CLK 10
158 #define TISCI_DEV_DCC2_DCC_INPUT10_CLK 11
159 #define TISCI_DEV_DCC2_VBUS_CLK 12
161 #define TISCI_DEV_DCC3_DCC_CLKSRC0_CLK 0
162 #define TISCI_DEV_DCC3_DCC_CLKSRC1_CLK 1
163 #define TISCI_DEV_DCC3_DCC_CLKSRC2_CLK 2
164 #define TISCI_DEV_DCC3_DCC_CLKSRC3_CLK 3
165 #define TISCI_DEV_DCC3_DCC_CLKSRC4_CLK 4
166 #define TISCI_DEV_DCC3_DCC_CLKSRC5_CLK 5
167 #define TISCI_DEV_DCC3_DCC_CLKSRC6_CLK 6
168 #define TISCI_DEV_DCC3_DCC_CLKSRC7_CLK 7
169 #define TISCI_DEV_DCC3_DCC_INPUT00_CLK 8
170 #define TISCI_DEV_DCC3_DCC_INPUT01_CLK 9
171 #define TISCI_DEV_DCC3_DCC_INPUT02_CLK 10
172 #define TISCI_DEV_DCC3_DCC_INPUT10_CLK 11
173 #define TISCI_DEV_DCC3_VBUS_CLK 12
175 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK 0
176 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 1
177 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 2
178 #define TISCI_DEV_DCC4_DCC_CLKSRC1_CLK 3
179 #define TISCI_DEV_DCC4_DCC_CLKSRC2_CLK 4
180 #define TISCI_DEV_DCC4_DCC_CLKSRC3_CLK 5
181 #define TISCI_DEV_DCC4_DCC_CLKSRC4_CLK 6
182 #define TISCI_DEV_DCC4_DCC_CLKSRC5_CLK 7
183 #define TISCI_DEV_DCC4_DCC_CLKSRC6_CLK 8
184 #define TISCI_DEV_DCC4_DCC_CLKSRC7_CLK 9
185 #define TISCI_DEV_DCC4_DCC_INPUT00_CLK 10
186 #define TISCI_DEV_DCC4_DCC_INPUT01_CLK 11
187 #define TISCI_DEV_DCC4_DCC_INPUT02_CLK 12
188 #define TISCI_DEV_DCC4_DCC_INPUT10_CLK 13
189 #define TISCI_DEV_DCC4_VBUS_CLK 14
191 #define TISCI_DEV_DCC5_DCC_CLKSRC0_CLK 0
192 #define TISCI_DEV_DCC5_DCC_CLKSRC1_CLK 1
193 #define TISCI_DEV_DCC5_DCC_CLKSRC2_CLK 2
194 #define TISCI_DEV_DCC5_DCC_CLKSRC3_CLK 3
195 #define TISCI_DEV_DCC5_DCC_CLKSRC4_CLK 4
196 #define TISCI_DEV_DCC5_DCC_CLKSRC5_CLK 5
197 #define TISCI_DEV_DCC5_DCC_CLKSRC6_CLK 6
198 #define TISCI_DEV_DCC5_DCC_CLKSRC7_CLK 7
199 #define TISCI_DEV_DCC5_DCC_INPUT00_CLK 8
200 #define TISCI_DEV_DCC5_DCC_INPUT01_CLK 9
201 #define TISCI_DEV_DCC5_DCC_INPUT02_CLK 10
202 #define TISCI_DEV_DCC5_DCC_INPUT10_CLK 11
203 #define TISCI_DEV_DCC5_VBUS_CLK 12
205 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC0_CLK 0
206 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC1_CLK 1
207 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC2_CLK 2
208 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC3_CLK 3
209 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC4_CLK 4
210 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC5_CLK 5
211 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC6_CLK 6
212 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC7_CLK 7
213 #define TISCI_DEV_MCU_DCC0_DCC_INPUT00_CLK 8
214 #define TISCI_DEV_MCU_DCC0_DCC_INPUT01_CLK 9
215 #define TISCI_DEV_MCU_DCC0_DCC_INPUT02_CLK 10
216 #define TISCI_DEV_MCU_DCC0_DCC_INPUT10_CLK 11
217 #define TISCI_DEV_MCU_DCC0_VBUS_CLK 12
219 #define TISCI_DEV_DEBUGSS_WRAP0_ATB_CLK 0
220 #define TISCI_DEV_DEBUGSS_WRAP0_CORE_CLK 1
221 #define TISCI_DEV_DEBUGSS_WRAP0_JTAG_TCK 2
222 #define TISCI_DEV_DEBUGSS_WRAP0_TREXPT_CLK 3
224 #define TISCI_DEV_DMASS0_BCDMA_0_CLK 0
226 #define TISCI_DEV_DMASS0_CBASS_0_CLK 0
228 #define TISCI_DEV_DMASS0_INTAGGR_0_CLK 0
230 #define TISCI_DEV_DMASS0_IPCSS_0_CLK 0
232 #define TISCI_DEV_DMASS0_PKTDMA_0_CLK 0
234 #define TISCI_DEV_DMASS0_RINGACC_0_CLK 0
236 #define TISCI_DEV_TIMER0_TIMER_HCLK_CLK 0
237 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK 1
238 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
239 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
240 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
241 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
242 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
243 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
244 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
245 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
246 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
247 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
248 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
249 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
250 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
251 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
252 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
253 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
254 #define TISCI_DEV_TIMER0_TIMER_PWM 18
256 #define TISCI_DEV_TIMER1_TIMER_HCLK_CLK 0
257 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK 1
258 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
259 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
260 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
261 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
262 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
263 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
264 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
265 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
266 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
267 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
268 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
269 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
270 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
271 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
272 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
273 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
274 #define TISCI_DEV_TIMER1_TIMER_PWM 18
276 #define TISCI_DEV_TIMER10_TIMER_HCLK_CLK 0
277 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK 1
278 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
279 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
280 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
281 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
282 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
283 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
284 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
285 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
286 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
287 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
288 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
289 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
290 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
291 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
292 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
293 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
294 #define TISCI_DEV_TIMER10_TIMER_PWM 18
296 #define TISCI_DEV_TIMER11_TIMER_HCLK_CLK 0
297 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK 1
298 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
299 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
300 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
301 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
302 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
303 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
304 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
305 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
306 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
307 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
308 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
309 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
310 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
311 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
312 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
313 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
314 #define TISCI_DEV_TIMER11_TIMER_PWM 18
316 #define TISCI_DEV_TIMER2_TIMER_HCLK_CLK 0
317 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK 1
318 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
319 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
320 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
321 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
322 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
323 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
324 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
325 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
326 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
327 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
328 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
329 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
330 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
331 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
332 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
333 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
334 #define TISCI_DEV_TIMER2_TIMER_PWM 18
336 #define TISCI_DEV_TIMER3_TIMER_HCLK_CLK 0
337 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK 1
338 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
339 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
340 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
341 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
342 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
343 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
344 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
345 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
346 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
347 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
348 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
349 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
350 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
351 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
352 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
353 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
354 #define TISCI_DEV_TIMER3_TIMER_PWM 18
356 #define TISCI_DEV_TIMER4_TIMER_HCLK_CLK 0
357 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK 1
358 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
359 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
360 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
361 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
362 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
363 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
364 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
365 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
366 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
367 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
368 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
369 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
370 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
371 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
372 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
373 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
374 #define TISCI_DEV_TIMER4_TIMER_PWM 18
376 #define TISCI_DEV_TIMER5_TIMER_HCLK_CLK 0
377 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK 1
378 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
379 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
380 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
381 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
382 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
383 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
384 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
385 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
386 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
387 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
388 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
389 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
390 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
391 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
392 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
393 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
394 #define TISCI_DEV_TIMER5_TIMER_PWM 18
396 #define TISCI_DEV_TIMER6_TIMER_HCLK_CLK 0
397 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK 1
398 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
399 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
400 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
401 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
402 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
403 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
404 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
405 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
406 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
407 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
408 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
409 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
410 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
411 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
412 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
413 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
414 #define TISCI_DEV_TIMER6_TIMER_PWM 18
416 #define TISCI_DEV_TIMER7_TIMER_HCLK_CLK 0
417 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK 1
418 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
419 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
420 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
421 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
422 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
423 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
424 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
425 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
426 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
427 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
428 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
429 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
430 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
431 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
432 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
433 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
434 #define TISCI_DEV_TIMER7_TIMER_PWM 18
436 #define TISCI_DEV_TIMER8_TIMER_HCLK_CLK 0
437 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK 1
438 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
439 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
440 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
441 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
442 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
443 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
444 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
445 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
446 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
447 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
448 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
449 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
450 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
451 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
452 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
453 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
454 #define TISCI_DEV_TIMER8_TIMER_PWM 18
456 #define TISCI_DEV_TIMER9_TIMER_HCLK_CLK 0
457 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK 1
458 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
459 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
460 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
461 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
462 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
463 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
464 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
465 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
466 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
467 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
468 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
469 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
470 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
471 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
472 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
473 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
474 #define TISCI_DEV_TIMER9_TIMER_PWM 18
476 #define TISCI_DEV_MCU_TIMER0_TIMER_HCLK_CLK 0
477 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK 1
478 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
479 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
480 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
481 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
482 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
483 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
484 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
485 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
486 #define TISCI_DEV_MCU_TIMER0_TIMER_PWM 10
488 #define TISCI_DEV_MCU_TIMER1_TIMER_HCLK_CLK 0
489 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK 1
490 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
491 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
492 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
493 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
494 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
495 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
496 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
497 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
498 #define TISCI_DEV_MCU_TIMER1_TIMER_PWM 10
500 #define TISCI_DEV_MCU_TIMER2_TIMER_HCLK_CLK 0
501 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK 1
502 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
503 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
504 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
505 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
506 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
507 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
508 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
509 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
510 #define TISCI_DEV_MCU_TIMER2_TIMER_PWM 10
512 #define TISCI_DEV_MCU_TIMER3_TIMER_HCLK_CLK 0
513 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK 1
514 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
515 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
516 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
517 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
518 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
519 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
520 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
521 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
522 #define TISCI_DEV_MCU_TIMER3_TIMER_PWM 10
524 #define TISCI_DEV_ECAP0_VBUS_CLK 0
526 #define TISCI_DEV_ECAP1_VBUS_CLK 0
528 #define TISCI_DEV_ECAP2_VBUS_CLK 0
530 #define TISCI_DEV_ELM0_VBUSP_CLK 0
532 #define TISCI_DEV_MMCSD0_EMMCSS_VBUS_CLK 0
533 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK 1
534 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 2
535 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 3
537 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I 0
538 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC1_CLKLB_OUT 1
539 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_EMMCSD4SS_MAIN_0_EMMCSDSS_IO_CLK_O 2
540 #define TISCI_DEV_MMCSD1_EMMCSDSS_VBUS_CLK 3
541 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK 4
542 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 5
543 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 6
544 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_O 7
546 #define TISCI_DEV_EQEP0_VBUS_CLK 0
548 #define TISCI_DEV_EQEP1_VBUS_CLK 0
550 #define TISCI_DEV_EQEP2_VBUS_CLK 0
552 #define TISCI_DEV_ESM0_CLK 0
554 #define TISCI_DEV_MCU_ESM0_CLK 0
556 #define TISCI_DEV_FSIRX0_FSI_RX_CK 0
557 #define TISCI_DEV_FSIRX0_FSI_RX_LPBK_CK 1
558 #define TISCI_DEV_FSIRX0_FSI_RX_VBUS_CLK 2
560 #define TISCI_DEV_FSIRX1_FSI_RX_CK 0
561 #define TISCI_DEV_FSIRX1_FSI_RX_LPBK_CK 1
562 #define TISCI_DEV_FSIRX1_FSI_RX_VBUS_CLK 2
564 #define TISCI_DEV_FSIRX2_FSI_RX_CK 0
565 #define TISCI_DEV_FSIRX2_FSI_RX_LPBK_CK 1
566 #define TISCI_DEV_FSIRX2_FSI_RX_VBUS_CLK 2
568 #define TISCI_DEV_FSIRX3_FSI_RX_CK 0
569 #define TISCI_DEV_FSIRX3_FSI_RX_LPBK_CK 1
570 #define TISCI_DEV_FSIRX3_FSI_RX_VBUS_CLK 2
572 #define TISCI_DEV_FSIRX4_FSI_RX_CK 0
573 #define TISCI_DEV_FSIRX4_FSI_RX_LPBK_CK 1
574 #define TISCI_DEV_FSIRX4_FSI_RX_VBUS_CLK 2
576 #define TISCI_DEV_FSIRX5_FSI_RX_CK 0
577 #define TISCI_DEV_FSIRX5_FSI_RX_LPBK_CK 1
578 #define TISCI_DEV_FSIRX5_FSI_RX_VBUS_CLK 2
580 #define TISCI_DEV_FSITX0_FSI_TX_PLL_CLK 0
581 #define TISCI_DEV_FSITX0_FSI_TX_VBUS_CLK 1
582 #define TISCI_DEV_FSITX0_FSI_TX_CK 2
584 #define TISCI_DEV_FSITX1_FSI_TX_PLL_CLK 0
585 #define TISCI_DEV_FSITX1_FSI_TX_VBUS_CLK 1
586 #define TISCI_DEV_FSITX1_FSI_TX_CK 2
588 #define TISCI_DEV_FSS0_FSAS_0_GCLK 0
590 #define TISCI_DEV_FSS0_OSPI_0_OSPI_DQS_CLK 0
591 #define TISCI_DEV_FSS0_OSPI_0_OSPI_HCLK_CLK 1
592 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK 2
593 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_DQS_OUT 3
594 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_LBCLKO_OUT 4
595 #define TISCI_DEV_FSS0_OSPI_0_OSPI_PCLK_CLK 5
596 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK 6
597 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT1_CLK 7
598 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT5_CLK 8
599 #define TISCI_DEV_FSS0_OSPI_0_OSPI_OCLK_CLK 9
601 #define TISCI_DEV_GICSS0_VCLK_CLK 0
603 #define TISCI_DEV_GPIO0_MMR_CLK 0
605 #define TISCI_DEV_GPIO1_MMR_CLK 0
607 #define TISCI_DEV_MCU_GPIO0_MMR_CLK 0
609 #define TISCI_DEV_GPMC0_FUNC_CLK 0
610 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 1
611 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 2
612 #define TISCI_DEV_GPMC0_PI_GPMC_RET_CLK 3
613 #define TISCI_DEV_GPMC0_VBUSM_CLK 4
614 #define TISCI_DEV_GPMC0_PO_GPMC_DEV_CLK 5
616 #define TISCI_DEV_GTC0_GTC_CLK 0
617 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 1
618 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 2
619 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 3
620 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 4
621 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 5
622 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 6
623 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 7
624 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 8
625 #define TISCI_DEV_GTC0_VBUSP_CLK 9
627 #define TISCI_DEV_PRU_ICSSG0_CORE_CLK 0
628 #define TISCI_DEV_PRU_ICSSG0_CORE_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 1
629 #define TISCI_DEV_PRU_ICSSG0_CORE_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT9_CLK 2
630 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK 3
631 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 4
632 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 5
633 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 6
634 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 7
635 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 8
636 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 9
637 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 10
638 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 11
639 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII0_RXC_I 12
640 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII0_TXC_I 13
641 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII1_RXC_I 14
642 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII1_TXC_I 15
643 #define TISCI_DEV_PRU_ICSSG0_RGMII_MHZ_250_CLK 16
644 #define TISCI_DEV_PRU_ICSSG0_RGMII_MHZ_50_CLK 17
645 #define TISCI_DEV_PRU_ICSSG0_RGMII_MHZ_5_CLK 18
646 #define TISCI_DEV_PRU_ICSSG0_UCLK_CLK 19
647 #define TISCI_DEV_PRU_ICSSG0_VCLK_CLK 20
648 #define TISCI_DEV_PRU_ICSSG0_PR1_MDIO_MDCLK_O 21
649 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII0_TXC_O 22
650 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII1_TXC_O 23
652 #define TISCI_DEV_PRU_ICSSG1_CORE_CLK 0
653 #define TISCI_DEV_PRU_ICSSG1_CORE_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 1
654 #define TISCI_DEV_PRU_ICSSG1_CORE_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT9_CLK 2
655 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK 3
656 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 4
657 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 5
658 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 6
659 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 7
660 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 8
661 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 9
662 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 10
663 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 11
664 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII0_RXC_I 12
665 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII0_TXC_I 13
666 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII1_RXC_I 14
667 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII1_TXC_I 15
668 #define TISCI_DEV_PRU_ICSSG1_RGMII_MHZ_250_CLK 16
669 #define TISCI_DEV_PRU_ICSSG1_RGMII_MHZ_50_CLK 17
670 #define TISCI_DEV_PRU_ICSSG1_RGMII_MHZ_5_CLK 18
671 #define TISCI_DEV_PRU_ICSSG1_UCLK_CLK 19
672 #define TISCI_DEV_PRU_ICSSG1_VCLK_CLK 20
673 #define TISCI_DEV_PRU_ICSSG1_PR1_MDIO_MDCLK_O 21
674 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII0_TXC_O 22
675 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII1_TXC_O 23
677 #define TISCI_DEV_LED0_LED_CLK 0
678 #define TISCI_DEV_LED0_VBUS_CLK 1
680 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK 0
681 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 1
682 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 2
683 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 3
684 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 4
685 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 5
686 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 6
687 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 7
688 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 8
689 #define TISCI_DEV_CPTS0_VBUSP_CLK 9
690 #define TISCI_DEV_CPTS0_CPTS_GENF1 10
691 #define TISCI_DEV_CPTS0_CPTS_GENF2 11
692 #define TISCI_DEV_CPTS0_CPTS_GENF3 12
693 #define TISCI_DEV_CPTS0_CPTS_GENF4 13
695 #define TISCI_DEV_DDPA0_DDPA_CLK 0
697 #define TISCI_DEV_EPWM0_VBUSP_CLK 0
699 #define TISCI_DEV_EPWM1_VBUSP_CLK 0
701 #define TISCI_DEV_EPWM2_VBUSP_CLK 0
703 #define TISCI_DEV_EPWM3_VBUSP_CLK 0
705 #define TISCI_DEV_EPWM4_VBUSP_CLK 0
707 #define TISCI_DEV_EPWM5_VBUSP_CLK 0
709 #define TISCI_DEV_EPWM6_VBUSP_CLK 0
711 #define TISCI_DEV_EPWM7_VBUSP_CLK 0
713 #define TISCI_DEV_EPWM8_VBUSP_CLK 0
715 #define TISCI_DEV_PBIST0_CLK8_CLK 0
717 #define TISCI_DEV_PBIST1_CLK8_CLK 0
719 #define TISCI_DEV_PBIST2_CLK8_CLK 0
721 #define TISCI_DEV_PBIST3_CLK8_CLK 0
723 #define TISCI_DEV_VTM0_FIX_REF2_CLK 0
724 #define TISCI_DEV_VTM0_FIX_REF_CLK 1
725 #define TISCI_DEV_VTM0_VBUSP_CLK 2
727 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK 0
728 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT2_CLK 1
729 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 2
730 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 3
731 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
732 #define TISCI_DEV_MCAN0_MCANSS_HCLK_CLK 5
734 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK 0
735 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT2_CLK 1
736 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 2
737 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 3
738 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
739 #define TISCI_DEV_MCAN1_MCANSS_HCLK_CLK 5
741 #define TISCI_DEV_MCU_MCRC64_0_CLK 0
743 #define TISCI_DEV_I2C0_CLK 0
744 #define TISCI_DEV_I2C0_PISCL 1
745 #define TISCI_DEV_I2C0_PISYS_CLK 2
746 #define TISCI_DEV_I2C0_PORSCL 3
748 #define TISCI_DEV_I2C1_CLK 0
749 #define TISCI_DEV_I2C1_PISCL 1
750 #define TISCI_DEV_I2C1_PISYS_CLK 2
751 #define TISCI_DEV_I2C1_PORSCL 3
753 #define TISCI_DEV_I2C2_CLK 0
754 #define TISCI_DEV_I2C2_PISCL 1
755 #define TISCI_DEV_I2C2_PISYS_CLK 2
756 #define TISCI_DEV_I2C2_PORSCL 3
758 #define TISCI_DEV_I2C3_CLK 0
759 #define TISCI_DEV_I2C3_PISCL 1
760 #define TISCI_DEV_I2C3_PISYS_CLK 2
761 #define TISCI_DEV_I2C3_PORSCL 3
763 #define TISCI_DEV_MCU_I2C0_CLK 0
764 #define TISCI_DEV_MCU_I2C0_PISCL 1
765 #define TISCI_DEV_MCU_I2C0_PISYS_CLK 2
766 #define TISCI_DEV_MCU_I2C0_PORSCL 3
768 #define TISCI_DEV_MCU_I2C1_CLK 0
769 #define TISCI_DEV_MCU_I2C1_PISCL 1
770 #define TISCI_DEV_MCU_I2C1_PISYS_CLK 2
771 #define TISCI_DEV_MCU_I2C1_PORSCL 3
773 #define TISCI_DEV_PCIE0_PCIE_CBA_CLK 0
774 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK 1
775 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 2
776 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 3
777 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 4
778 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 5
779 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
780 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 7
781 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 8
782 #define TISCI_DEV_PCIE0_PCIE_LANE0_REFCLK 10
783 #define TISCI_DEV_PCIE0_PCIE_LANE0_RXCLK 11
784 #define TISCI_DEV_PCIE0_PCIE_LANE0_RXFCLK 12
785 #define TISCI_DEV_PCIE0_PCIE_LANE0_TXFCLK 13
786 #define TISCI_DEV_PCIE0_PCIE_LANE0_TXMCLK 14
787 #define TISCI_DEV_PCIE0_PCIE_PM_CLK 15
788 #define TISCI_DEV_PCIE0_PCIE_LANE0_TXCLK 16
790 #define TISCI_DEV_R5FSS0_CORE0_CPU_CLK 0
791 #define TISCI_DEV_R5FSS0_CORE0_INTERFACE_CLK 1
793 #define TISCI_DEV_R5FSS0_CORE1_CPU_CLK 0
794 #define TISCI_DEV_R5FSS0_CORE1_INTERFACE_CLK 1
796 #define TISCI_DEV_R5FSS1_CORE0_CPU_CLK 0
797 #define TISCI_DEV_R5FSS1_CORE0_INTERFACE_CLK 1
799 #define TISCI_DEV_R5FSS1_CORE1_CPU_CLK 0
800 #define TISCI_DEV_R5FSS1_CORE1_INTERFACE_CLK 1
802 #define TISCI_DEV_RTI0_RTI_CLK 0
803 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
804 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
805 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
806 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
807 #define TISCI_DEV_RTI0_VBUSP_CLK 5
809 #define TISCI_DEV_RTI1_RTI_CLK 0
810 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
811 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
812 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
813 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
814 #define TISCI_DEV_RTI1_VBUSP_CLK 5
816 #define TISCI_DEV_RTI8_RTI_CLK 0
817 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
818 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
819 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
820 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
821 #define TISCI_DEV_RTI8_VBUSP_CLK 5
823 #define TISCI_DEV_RTI9_RTI_CLK 0
824 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
825 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
826 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
827 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
828 #define TISCI_DEV_RTI9_VBUSP_CLK 5
830 #define TISCI_DEV_RTI10_RTI_CLK 0
831 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
832 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
833 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
834 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
835 #define TISCI_DEV_RTI10_VBUSP_CLK 5
837 #define TISCI_DEV_RTI11_RTI_CLK 0
838 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
839 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
840 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
841 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
842 #define TISCI_DEV_RTI11_VBUSP_CLK 5
844 #define TISCI_DEV_MCU_RTI0_RTI_CLK 0
845 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
846 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
847 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
848 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
849 #define TISCI_DEV_MCU_RTI0_VBUSP_CLK 5
851 #define TISCI_DEV_SA2_UL0_PKA_IN_CLK 0
852 #define TISCI_DEV_SA2_UL0_X1_CLK 1
853 #define TISCI_DEV_SA2_UL0_X2_CLK 2
855 #define TISCI_DEV_A53SS0_CORE_0_A53_CORE0_ARM_CLK_CLK 0
857 #define TISCI_DEV_A53SS0_CORE_1_A53_CORE1_ARM_CLK_CLK 0
859 #define TISCI_DEV_A53SS0_COREPAC_ARM_CLK_CLK 0
860 #define TISCI_DEV_A53SS0_PLL_CTRL_CLK 1
862 #define TISCI_DEV_DDR16SS0_DDRSS_DDR_PLL_CLK 0
863 #define TISCI_DEV_DDR16SS0_PLL_CTRL_CLK 1
865 #define TISCI_DEV_PSC0_CLK 0
866 #define TISCI_DEV_PSC0_SLOW_CLK 1
868 #define TISCI_DEV_MCU_PSC0_CLK 0
869 #define TISCI_DEV_MCU_PSC0_SLOW_CLK 1
871 #define TISCI_DEV_MCSPI0_CLKSPIREF_CLK 0
872 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK 1
873 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI0_CLK_OUT 2
874 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MAIN_0_IO_CLKSPIO_CLK 3
875 #define TISCI_DEV_MCSPI0_VBUSP_CLK 4
876 #define TISCI_DEV_MCSPI0_IO_CLKSPIO_CLK 5
878 #define TISCI_DEV_MCSPI1_CLKSPIREF_CLK 0
879 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK 1
880 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI1_CLK_OUT 2
881 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MAIN_1_IO_CLKSPIO_CLK 3
882 #define TISCI_DEV_MCSPI1_VBUSP_CLK 4
883 #define TISCI_DEV_MCSPI1_IO_CLKSPIO_CLK 5
885 #define TISCI_DEV_MCSPI2_CLKSPIREF_CLK 0
886 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK 1
887 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI2_CLK_OUT 2
888 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_SPI_MAIN_2_IO_CLKSPIO_CLK 3
889 #define TISCI_DEV_MCSPI2_VBUSP_CLK 4
890 #define TISCI_DEV_MCSPI2_IO_CLKSPIO_CLK 5
892 #define TISCI_DEV_MCSPI3_CLKSPIREF_CLK 0
893 #define TISCI_DEV_MCSPI3_IO_CLKSPII_CLK 1
894 #define TISCI_DEV_MCSPI3_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI3_CLK_OUT 2
895 #define TISCI_DEV_MCSPI3_IO_CLKSPII_CLK_PARENT_SPI_MAIN_3_IO_CLKSPIO_CLK 3
896 #define TISCI_DEV_MCSPI3_VBUSP_CLK 4
897 #define TISCI_DEV_MCSPI3_IO_CLKSPIO_CLK 5
899 #define TISCI_DEV_MCSPI4_CLKSPIREF_CLK 0
900 #define TISCI_DEV_MCSPI4_IO_CLKSPII_CLK 1
901 #define TISCI_DEV_MCSPI4_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI4_CLK_OUT 2
902 #define TISCI_DEV_MCSPI4_IO_CLKSPII_CLK_PARENT_SPI_MAIN_4_IO_CLKSPIO_CLK 3
903 #define TISCI_DEV_MCSPI4_VBUSP_CLK 4
904 #define TISCI_DEV_MCSPI4_IO_CLKSPIO_CLK 5
906 #define TISCI_DEV_MCU_MCSPI0_CLKSPIREF_CLK 0
907 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK 1
908 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI0_CLK_OUT 2
909 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MCU_0_IO_CLKSPIO_CLK 3
910 #define TISCI_DEV_MCU_MCSPI0_VBUSP_CLK 4
911 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPIO_CLK 5
913 #define TISCI_DEV_MCU_MCSPI1_CLKSPIREF_CLK 0
914 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK 1
915 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI1_CLK_OUT 2
916 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MCU_1_IO_CLKSPIO_CLK 3
917 #define TISCI_DEV_MCU_MCSPI1_VBUSP_CLK 4
918 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPIO_CLK 5
920 #define TISCI_DEV_SPINLOCK0_VCLK_CLK 0
922 #define TISCI_DEV_TIMERMGR0_VCLK_CLK 0
924 #define TISCI_DEV_UART0_FCLK_CLK 0
925 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT0 1
926 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
927 #define TISCI_DEV_UART0_VBUSP_CLK 3
929 #define TISCI_DEV_UART1_FCLK_CLK 0
930 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT1 1
931 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
932 #define TISCI_DEV_UART1_VBUSP_CLK 3
934 #define TISCI_DEV_UART2_FCLK_CLK 0
935 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT2 1
936 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
937 #define TISCI_DEV_UART2_VBUSP_CLK 3
939 #define TISCI_DEV_UART3_FCLK_CLK 0
940 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT3 1
941 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
942 #define TISCI_DEV_UART3_VBUSP_CLK 3
944 #define TISCI_DEV_UART4_FCLK_CLK 0
945 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT4 1
946 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
947 #define TISCI_DEV_UART4_VBUSP_CLK 3
949 #define TISCI_DEV_UART5_FCLK_CLK 0
950 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT5 1
951 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
952 #define TISCI_DEV_UART5_VBUSP_CLK 3
954 #define TISCI_DEV_UART6_FCLK_CLK 0
955 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT6 1
956 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
957 #define TISCI_DEV_UART6_VBUSP_CLK 3
959 #define TISCI_DEV_MCU_UART0_FCLK_CLK 0
960 #define TISCI_DEV_MCU_UART0_VBUSP_CLK 1
962 #define TISCI_DEV_MCU_UART1_FCLK_CLK 0
963 #define TISCI_DEV_MCU_UART1_VBUSP_CLK 1
965 #define TISCI_DEV_USB0_ACLK_CLK 0
966 #define TISCI_DEV_USB0_CLK_LPM_CLK 1
967 #define TISCI_DEV_USB0_PCLK_CLK 2
968 #define TISCI_DEV_USB0_PIPE_REFCLK 3
969 #define TISCI_DEV_USB0_PIPE_RXCLK 4
970 #define TISCI_DEV_USB0_PIPE_RXFCLK 5
971 #define TISCI_DEV_USB0_PIPE_TXFCLK 6
972 #define TISCI_DEV_USB0_PIPE_TXMCLK 7
973 #define TISCI_DEV_USB0_USB2_APB_PCLK_CLK 8
974 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK 9
975 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 10
976 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT4_CLK 11
977 #define TISCI_DEV_USB0_PIPE_TXCLK 12
979 #define TISCI_DEV_SERDES_10G0_CLK 0
980 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK 1
981 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
982 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 3
983 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT8_CLK 4
984 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT4_CLK 5
985 #define TISCI_DEV_SERDES_10G0_IP1_LN0_TXCLK 6
986 #define TISCI_DEV_SERDES_10G0_IP2_LN0_TXCLK 7
987 #define TISCI_DEV_SERDES_10G0_IP1_LN0_REFCLK 8
988 #define TISCI_DEV_SERDES_10G0_IP1_LN0_RXCLK 9
989 #define TISCI_DEV_SERDES_10G0_IP1_LN0_RXFCLK 10
990 #define TISCI_DEV_SERDES_10G0_IP1_LN0_TXFCLK 11
991 #define TISCI_DEV_SERDES_10G0_IP1_LN0_TXMCLK 12
992 #define TISCI_DEV_SERDES_10G0_IP2_LN0_REFCLK 13
993 #define TISCI_DEV_SERDES_10G0_IP2_LN0_RXCLK 14
994 #define TISCI_DEV_SERDES_10G0_IP2_LN0_RXFCLK 15
995 #define TISCI_DEV_SERDES_10G0_IP2_LN0_TXFCLK 16
996 #define TISCI_DEV_SERDES_10G0_IP2_LN0_TXMCLK 17
998 #define TISCI_DEV_BOARD0_FSI_TX0_CLK_IN 0
999 #define TISCI_DEV_BOARD0_FSI_TX1_CLK_IN 1
1000 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_IN 2
1001 #define TISCI_DEV_BOARD0_GPMC0_CLK_IN 3
1002 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN 4
1003 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 5
1004 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 6
1005 #define TISCI_DEV_BOARD0_I2C0_SCL_IN 7
1006 #define TISCI_DEV_BOARD0_I2C1_SCL_IN 8
1007 #define TISCI_DEV_BOARD0_I2C2_SCL_IN 9
1008 #define TISCI_DEV_BOARD0_I2C3_SCL_IN 10
1009 #define TISCI_DEV_BOARD0_MCU_I2C0_SCL_IN 11
1010 #define TISCI_DEV_BOARD0_MCU_I2C1_SCL_IN 12
1011 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN 13
1012 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_MCU_OBSCLK_DIV_OUT0 14
1013 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 15
1014 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_IN 16
1015 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_IN 17
1016 #define TISCI_DEV_BOARD0_MCU_SYSCLKOUT0_IN 18
1017 #define TISCI_DEV_BOARD0_MCU_TIMER_IO0_IN 19
1018 #define TISCI_DEV_BOARD0_MCU_TIMER_IO1_IN 20
1019 #define TISCI_DEV_BOARD0_MCU_TIMER_IO2_IN 21
1020 #define TISCI_DEV_BOARD0_MCU_TIMER_IO3_IN 22
1021 #define TISCI_DEV_BOARD0_MMC1_CLK_IN 23
1022 #define TISCI_DEV_BOARD0_OBSCLK0_IN 24
1023 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK 25
1024 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT0_CLK 26
1025 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 27
1026 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 28
1027 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 29
1028 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 30
1029 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 31
1030 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV1_16FFT_MAIN_14_HSDIVOUT0_CLK 32
1031 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 33
1032 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_8_HSDIVOUT0_CLK 34
1033 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_12_HSDIVOUT0_CLK 35
1034 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_RCOSC_CLKOUT 36
1035 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 37
1036 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK_DUP0 38
1037 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 39
1038 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 40
1039 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_IN 41
1040 #define TISCI_DEV_BOARD0_PRG0_MDIO0_MDC_IN 42
1041 #define TISCI_DEV_BOARD0_PRG0_RGMII1_TXC_IN 43
1042 #define TISCI_DEV_BOARD0_PRG0_RGMII2_TXC_IN 44
1043 #define TISCI_DEV_BOARD0_PRG1_MDIO0_MDC_IN 45
1044 #define TISCI_DEV_BOARD0_PRG1_RGMII1_TXC_IN 46
1045 #define TISCI_DEV_BOARD0_PRG1_RGMII2_TXC_IN 47
1046 #define TISCI_DEV_BOARD0_RGMII1_TXC_IN 48
1047 #define TISCI_DEV_BOARD0_RGMII2_TXC_IN 49
1048 #define TISCI_DEV_BOARD0_SPI0_CLK_IN 50
1049 #define TISCI_DEV_BOARD0_SPI1_CLK_IN 51
1050 #define TISCI_DEV_BOARD0_SPI2_CLK_IN 52
1051 #define TISCI_DEV_BOARD0_SPI3_CLK_IN 53
1052 #define TISCI_DEV_BOARD0_SPI4_CLK_IN 54
1053 #define TISCI_DEV_BOARD0_SYSCLKOUT0_IN 55
1054 #define TISCI_DEV_BOARD0_TIMER_IO0_IN 56
1055 #define TISCI_DEV_BOARD0_TIMER_IO10_IN 57
1056 #define TISCI_DEV_BOARD0_TIMER_IO11_IN 58
1057 #define TISCI_DEV_BOARD0_TIMER_IO1_IN 59
1058 #define TISCI_DEV_BOARD0_TIMER_IO2_IN 60
1059 #define TISCI_DEV_BOARD0_TIMER_IO3_IN 61
1060 #define TISCI_DEV_BOARD0_TIMER_IO4_IN 62
1061 #define TISCI_DEV_BOARD0_TIMER_IO5_IN 63
1062 #define TISCI_DEV_BOARD0_TIMER_IO6_IN 64
1063 #define TISCI_DEV_BOARD0_TIMER_IO7_IN 65
1064 #define TISCI_DEV_BOARD0_TIMER_IO8_IN 66
1065 #define TISCI_DEV_BOARD0_TIMER_IO9_IN 67
1066 #define TISCI_DEV_BOARD0_CPTS0_RFT_CLK_OUT 68
1067 #define TISCI_DEV_BOARD0_CP_GEMAC_CPTS0_RFT_CLK_OUT 69
1068 #define TISCI_DEV_BOARD0_EXT_REFCLK1_OUT 70
1069 #define TISCI_DEV_BOARD0_FSI_RX0_CLK_OUT 71
1070 #define TISCI_DEV_BOARD0_FSI_RX1_CLK_OUT 72
1071 #define TISCI_DEV_BOARD0_FSI_RX2_CLK_OUT 73
1072 #define TISCI_DEV_BOARD0_FSI_RX3_CLK_OUT 74
1073 #define TISCI_DEV_BOARD0_FSI_RX4_CLK_OUT 75
1074 #define TISCI_DEV_BOARD0_FSI_RX5_CLK_OUT 76
1075 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_OUT 77
1076 #define TISCI_DEV_BOARD0_I2C0_SCL_OUT 78
1077 #define TISCI_DEV_BOARD0_I2C1_SCL_OUT 79
1078 #define TISCI_DEV_BOARD0_I2C2_SCL_OUT 80
1079 #define TISCI_DEV_BOARD0_I2C3_SCL_OUT 81
1080 #define TISCI_DEV_BOARD0_LED_CLK_OUT 82
1081 #define TISCI_DEV_BOARD0_MCU_EXT_REFCLK0_OUT 83
1082 #define TISCI_DEV_BOARD0_MCU_I2C0_SCL_OUT 84
1083 #define TISCI_DEV_BOARD0_MCU_I2C1_SCL_OUT 85
1084 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_OUT 86
1085 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_OUT 87
1086 #define TISCI_DEV_BOARD0_MMC1_CLKLB_OUT 88
1087 #define TISCI_DEV_BOARD0_OSPI0_DQS_OUT 89
1088 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_OUT 90
1089 #define TISCI_DEV_BOARD0_PRG0_RGMII1_RXC_OUT 91
1090 #define TISCI_DEV_BOARD0_PRG0_RGMII1_TXC_OUT 92
1091 #define TISCI_DEV_BOARD0_PRG0_RGMII2_RXC_OUT 93
1092 #define TISCI_DEV_BOARD0_PRG0_RGMII2_TXC_OUT 94
1093 #define TISCI_DEV_BOARD0_PRG1_RGMII1_RXC_OUT 95
1094 #define TISCI_DEV_BOARD0_PRG1_RGMII1_TXC_OUT 96
1095 #define TISCI_DEV_BOARD0_PRG1_RGMII2_RXC_OUT 97
1096 #define TISCI_DEV_BOARD0_PRG1_RGMII2_TXC_OUT 98
1097 #define TISCI_DEV_BOARD0_RGMII1_RXC_OUT 99
1098 #define TISCI_DEV_BOARD0_RGMII1_TXC_OUT 100
1099 #define TISCI_DEV_BOARD0_RGMII2_RXC_OUT 101
1100 #define TISCI_DEV_BOARD0_RGMII2_TXC_OUT 102
1101 #define TISCI_DEV_BOARD0_RMII_REF_CLK_OUT 103
1102 #define TISCI_DEV_BOARD0_SPI0_CLK_OUT 104
1103 #define TISCI_DEV_BOARD0_SPI1_CLK_OUT 105
1104 #define TISCI_DEV_BOARD0_SPI2_CLK_OUT 106
1105 #define TISCI_DEV_BOARD0_SPI3_CLK_OUT 107
1106 #define TISCI_DEV_BOARD0_SPI4_CLK_OUT 108
1107 #define TISCI_DEV_BOARD0_TCK_OUT 109
1108 #define TISCI_DEV_BOARD0_CLKOUT0_IN 123
1109 #define TISCI_DEV_BOARD0_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT4_CLK5 124
1110 #define TISCI_DEV_BOARD0_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT4_CLK10 125