AM64x MCU+ SDK  08.02.00
tisci_clocks.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2017-2022 Texas Instruments Incorporated
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions
6  * are met:
7  *
8  * Redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer.
10  *
11  * Redistributions in binary form must reproduce the above copyright
12  * notice, this list of conditions and the following disclaimer in the
13  * documentation and/or other materials provided with the
14  * distribution.
15  *
16  * Neither the name of Texas Instruments Incorporated nor the names of
17  * its contributors may be used to endorse or promote products derived
18  * from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  *
32  */
51 #ifndef SOC_AM64X_CLOCKS_H
52 #define SOC_AM64X_CLOCKS_H
53 
54 #define TISCI_DEV_ADC0_ADC_CLK 0
55 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
56 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
57 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 3
58 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 4
59 #define TISCI_DEV_ADC0_SYS_CLK 5
60 #define TISCI_DEV_ADC0_VBUS_CLK 6
61 
62 #define TISCI_DEV_CMP_EVENT_INTROUTER0_INTR_CLK 0
63 
64 #define TISCI_DEV_DBGSUSPENDROUTER0_INTR_CLK 0
65 
66 #define TISCI_DEV_MAIN_GPIOMUX_INTROUTER0_INTR_CLK 0
67 
68 #define TISCI_DEV_MCU_MCU_GPIOMUX_INTROUTER0_INTR_CLK 0
69 
70 #define TISCI_DEV_TIMESYNC_EVENT_INTROUTER0_INTR_CLK 0
71 
72 #define TISCI_DEV_MCU_M4FSS0_CORE0_DAP_CLK 0
73 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK 1
74 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 2
75 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK2 3
76 
77 #define TISCI_DEV_CPSW0_CPPI_CLK_CLK 0
78 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK 1
79 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 2
80 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 3
81 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 4
82 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 5
83 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
84 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 7
85 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 8
86 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 9
87 #define TISCI_DEV_CPSW0_GMII1_MR_CLK 10
88 #define TISCI_DEV_CPSW0_GMII1_MT_CLK 11
89 #define TISCI_DEV_CPSW0_GMII2_MR_CLK 12
90 #define TISCI_DEV_CPSW0_GMII2_MT_CLK 13
91 #define TISCI_DEV_CPSW0_GMII_RFT_CLK 14
92 #define TISCI_DEV_CPSW0_RGMII1_RXC_I 15
93 #define TISCI_DEV_CPSW0_RGMII1_TXC_I 16
94 #define TISCI_DEV_CPSW0_RGMII2_RXC_I 17
95 #define TISCI_DEV_CPSW0_RGMII2_TXC_I 18
96 #define TISCI_DEV_CPSW0_RGMII_MHZ_250_CLK 19
97 #define TISCI_DEV_CPSW0_RGMII_MHZ_50_CLK 20
98 #define TISCI_DEV_CPSW0_RGMII_MHZ_5_CLK 21
99 #define TISCI_DEV_CPSW0_RMII_MHZ_50_CLK 22
100 #define TISCI_DEV_CPSW0_CPTS_GENF0 23
101 #define TISCI_DEV_CPSW0_CPTS_GENF1 24
102 #define TISCI_DEV_CPSW0_RGMII1_TXC_O 25
103 #define TISCI_DEV_CPSW0_RGMII2_TXC_O 26
104 
105 #define TISCI_DEV_CPT2_AGGR0_VCLK_CLK 0
106 
107 #define TISCI_DEV_STM0_ATB_CLK 0
108 #define TISCI_DEV_STM0_CORE_CLK 1
109 #define TISCI_DEV_STM0_VBUSP_CLK 2
110 
111 #define TISCI_DEV_DCC0_DCC_CLKSRC0_CLK 0
112 #define TISCI_DEV_DCC0_DCC_CLKSRC1_CLK 1
113 #define TISCI_DEV_DCC0_DCC_CLKSRC2_CLK 2
114 #define TISCI_DEV_DCC0_DCC_CLKSRC3_CLK 3
115 #define TISCI_DEV_DCC0_DCC_CLKSRC4_CLK 4
116 #define TISCI_DEV_DCC0_DCC_CLKSRC5_CLK 5
117 #define TISCI_DEV_DCC0_DCC_CLKSRC6_CLK 6
118 #define TISCI_DEV_DCC0_DCC_CLKSRC7_CLK 7
119 #define TISCI_DEV_DCC0_DCC_INPUT00_CLK 8
120 #define TISCI_DEV_DCC0_DCC_INPUT01_CLK 9
121 #define TISCI_DEV_DCC0_DCC_INPUT02_CLK 10
122 #define TISCI_DEV_DCC0_DCC_INPUT10_CLK 11
123 #define TISCI_DEV_DCC0_VBUS_CLK 12
124 
125 #define TISCI_DEV_DCC1_DCC_CLKSRC0_CLK 0
126 #define TISCI_DEV_DCC1_DCC_CLKSRC1_CLK 1
127 #define TISCI_DEV_DCC1_DCC_CLKSRC2_CLK 2
128 #define TISCI_DEV_DCC1_DCC_CLKSRC3_CLK 3
129 #define TISCI_DEV_DCC1_DCC_CLKSRC4_CLK 4
130 #define TISCI_DEV_DCC1_DCC_CLKSRC5_CLK 5
131 #define TISCI_DEV_DCC1_DCC_CLKSRC6_CLK 6
132 #define TISCI_DEV_DCC1_DCC_CLKSRC7_CLK 7
133 #define TISCI_DEV_DCC1_DCC_INPUT00_CLK 8
134 #define TISCI_DEV_DCC1_DCC_INPUT01_CLK 9
135 #define TISCI_DEV_DCC1_DCC_INPUT02_CLK 10
136 #define TISCI_DEV_DCC1_DCC_INPUT10_CLK 11
137 #define TISCI_DEV_DCC1_VBUS_CLK 12
138 
139 #define TISCI_DEV_DCC2_DCC_CLKSRC0_CLK 0
140 #define TISCI_DEV_DCC2_DCC_CLKSRC1_CLK 1
141 #define TISCI_DEV_DCC2_DCC_CLKSRC2_CLK 2
142 #define TISCI_DEV_DCC2_DCC_CLKSRC3_CLK 3
143 #define TISCI_DEV_DCC2_DCC_CLKSRC4_CLK 4
144 #define TISCI_DEV_DCC2_DCC_CLKSRC5_CLK 5
145 #define TISCI_DEV_DCC2_DCC_CLKSRC6_CLK 6
146 #define TISCI_DEV_DCC2_DCC_CLKSRC7_CLK 7
147 #define TISCI_DEV_DCC2_DCC_INPUT00_CLK 8
148 #define TISCI_DEV_DCC2_DCC_INPUT01_CLK 9
149 #define TISCI_DEV_DCC2_DCC_INPUT02_CLK 10
150 #define TISCI_DEV_DCC2_DCC_INPUT10_CLK 11
151 #define TISCI_DEV_DCC2_VBUS_CLK 12
152 
153 #define TISCI_DEV_DCC3_DCC_CLKSRC0_CLK 0
154 #define TISCI_DEV_DCC3_DCC_CLKSRC1_CLK 1
155 #define TISCI_DEV_DCC3_DCC_CLKSRC2_CLK 2
156 #define TISCI_DEV_DCC3_DCC_CLKSRC3_CLK 3
157 #define TISCI_DEV_DCC3_DCC_CLKSRC4_CLK 4
158 #define TISCI_DEV_DCC3_DCC_CLKSRC5_CLK 5
159 #define TISCI_DEV_DCC3_DCC_CLKSRC6_CLK 6
160 #define TISCI_DEV_DCC3_DCC_CLKSRC7_CLK 7
161 #define TISCI_DEV_DCC3_DCC_INPUT00_CLK 8
162 #define TISCI_DEV_DCC3_DCC_INPUT01_CLK 9
163 #define TISCI_DEV_DCC3_DCC_INPUT02_CLK 10
164 #define TISCI_DEV_DCC3_DCC_INPUT10_CLK 11
165 #define TISCI_DEV_DCC3_VBUS_CLK 12
166 
167 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK 0
168 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 1
169 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 2
170 #define TISCI_DEV_DCC4_DCC_CLKSRC1_CLK 3
171 #define TISCI_DEV_DCC4_DCC_CLKSRC2_CLK 4
172 #define TISCI_DEV_DCC4_DCC_CLKSRC3_CLK 5
173 #define TISCI_DEV_DCC4_DCC_CLKSRC4_CLK 6
174 #define TISCI_DEV_DCC4_DCC_CLKSRC5_CLK 7
175 #define TISCI_DEV_DCC4_DCC_CLKSRC6_CLK 8
176 #define TISCI_DEV_DCC4_DCC_CLKSRC7_CLK 9
177 #define TISCI_DEV_DCC4_DCC_INPUT00_CLK 10
178 #define TISCI_DEV_DCC4_DCC_INPUT01_CLK 11
179 #define TISCI_DEV_DCC4_DCC_INPUT02_CLK 12
180 #define TISCI_DEV_DCC4_DCC_INPUT10_CLK 13
181 #define TISCI_DEV_DCC4_VBUS_CLK 14
182 
183 #define TISCI_DEV_DCC5_DCC_CLKSRC0_CLK 0
184 #define TISCI_DEV_DCC5_DCC_CLKSRC1_CLK 1
185 #define TISCI_DEV_DCC5_DCC_CLKSRC2_CLK 2
186 #define TISCI_DEV_DCC5_DCC_CLKSRC3_CLK 3
187 #define TISCI_DEV_DCC5_DCC_CLKSRC4_CLK 4
188 #define TISCI_DEV_DCC5_DCC_CLKSRC5_CLK 5
189 #define TISCI_DEV_DCC5_DCC_CLKSRC6_CLK 6
190 #define TISCI_DEV_DCC5_DCC_CLKSRC7_CLK 7
191 #define TISCI_DEV_DCC5_DCC_INPUT00_CLK 8
192 #define TISCI_DEV_DCC5_DCC_INPUT01_CLK 9
193 #define TISCI_DEV_DCC5_DCC_INPUT02_CLK 10
194 #define TISCI_DEV_DCC5_DCC_INPUT10_CLK 11
195 #define TISCI_DEV_DCC5_VBUS_CLK 12
196 
197 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC0_CLK 0
198 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC1_CLK 1
199 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC2_CLK 2
200 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC3_CLK 3
201 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC4_CLK 4
202 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC5_CLK 5
203 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC6_CLK 6
204 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC7_CLK 7
205 #define TISCI_DEV_MCU_DCC0_DCC_INPUT00_CLK 8
206 #define TISCI_DEV_MCU_DCC0_DCC_INPUT01_CLK 9
207 #define TISCI_DEV_MCU_DCC0_DCC_INPUT02_CLK 10
208 #define TISCI_DEV_MCU_DCC0_DCC_INPUT10_CLK 11
209 #define TISCI_DEV_MCU_DCC0_VBUS_CLK 12
210 
211 #define TISCI_DEV_DEBUGSS_WRAP0_ATB_CLK 0
212 #define TISCI_DEV_DEBUGSS_WRAP0_CORE_CLK 1
213 #define TISCI_DEV_DEBUGSS_WRAP0_JTAG_TCK 2
214 #define TISCI_DEV_DEBUGSS_WRAP0_TREXPT_CLK 3
215 
216 #define TISCI_DEV_DMASS0_BCDMA_0_CLK 0
217 
218 #define TISCI_DEV_DMASS0_CBASS_0_CLK 0
219 
220 #define TISCI_DEV_DMASS0_INTAGGR_0_CLK 0
221 
222 #define TISCI_DEV_DMASS0_IPCSS_0_CLK 0
223 
224 #define TISCI_DEV_DMASS0_PKTDMA_0_CLK 0
225 
226 #define TISCI_DEV_DMASS0_PSILCFG_0_CLK 0
227 
228 #define TISCI_DEV_DMASS0_PSILSS_0_PDMA_MAIN0_CLK 0
229 #define TISCI_DEV_DMASS0_PSILSS_0_PDMA_MAIN1_CLK 1
230 #define TISCI_DEV_DMASS0_PSILSS_0_VD2CLK 2
231 
232 #define TISCI_DEV_DMASS0_RINGACC_0_CLK 0
233 
234 #define TISCI_DEV_TIMER0_TIMER_HCLK_CLK 0
235 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK 1
236 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
237 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
238 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
239 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
240 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
241 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
242 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
243 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
244 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
245 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
246 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
247 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
248 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
249 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
250 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
251 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
252 #define TISCI_DEV_TIMER0_TIMER_PWM 18
253 
254 #define TISCI_DEV_TIMER1_TIMER_HCLK_CLK 0
255 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK 1
256 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
257 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
258 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
259 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
260 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
261 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
262 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
263 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
264 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
265 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
266 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
267 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
268 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
269 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
270 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
271 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
272 #define TISCI_DEV_TIMER1_TIMER_PWM 18
273 
274 #define TISCI_DEV_TIMER10_TIMER_HCLK_CLK 0
275 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK 1
276 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
277 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
278 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
279 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
280 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
281 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
282 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
283 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
284 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
285 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
286 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
287 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
288 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
289 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
290 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
291 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
292 #define TISCI_DEV_TIMER10_TIMER_PWM 18
293 
294 #define TISCI_DEV_TIMER11_TIMER_HCLK_CLK 0
295 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK 1
296 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
297 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
298 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
299 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
300 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
301 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
302 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
303 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
304 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
305 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
306 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
307 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
308 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
309 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
310 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
311 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
312 #define TISCI_DEV_TIMER11_TIMER_PWM 18
313 
314 #define TISCI_DEV_TIMER2_TIMER_HCLK_CLK 0
315 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK 1
316 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
317 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
318 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
319 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
320 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
321 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
322 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
323 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
324 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
325 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
326 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
327 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
328 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
329 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
330 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
331 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
332 #define TISCI_DEV_TIMER2_TIMER_PWM 18
333 
334 #define TISCI_DEV_TIMER3_TIMER_HCLK_CLK 0
335 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK 1
336 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
337 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
338 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
339 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
340 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
341 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
342 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
343 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
344 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
345 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
346 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
347 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
348 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
349 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
350 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
351 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
352 #define TISCI_DEV_TIMER3_TIMER_PWM 18
353 
354 #define TISCI_DEV_TIMER4_TIMER_HCLK_CLK 0
355 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK 1
356 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
357 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
358 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
359 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
360 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
361 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
362 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
363 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
364 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
365 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
366 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
367 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
368 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
369 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
370 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
371 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
372 #define TISCI_DEV_TIMER4_TIMER_PWM 18
373 
374 #define TISCI_DEV_TIMER5_TIMER_HCLK_CLK 0
375 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK 1
376 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
377 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
378 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
379 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
380 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
381 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
382 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
383 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
384 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
385 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
386 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
387 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
388 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
389 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
390 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
391 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
392 #define TISCI_DEV_TIMER5_TIMER_PWM 18
393 
394 #define TISCI_DEV_TIMER6_TIMER_HCLK_CLK 0
395 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK 1
396 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
397 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
398 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
399 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
400 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
401 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
402 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
403 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
404 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
405 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
406 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
407 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
408 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
409 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
410 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
411 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
412 #define TISCI_DEV_TIMER6_TIMER_PWM 18
413 
414 #define TISCI_DEV_TIMER7_TIMER_HCLK_CLK 0
415 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK 1
416 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
417 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
418 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
419 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
420 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
421 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
422 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
423 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
424 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
425 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
426 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
427 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
428 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
429 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
430 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
431 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
432 #define TISCI_DEV_TIMER7_TIMER_PWM 18
433 
434 #define TISCI_DEV_TIMER8_TIMER_HCLK_CLK 0
435 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK 1
436 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
437 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
438 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
439 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
440 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
441 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
442 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
443 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
444 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
445 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
446 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
447 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
448 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
449 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
450 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
451 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
452 #define TISCI_DEV_TIMER8_TIMER_PWM 18
453 
454 #define TISCI_DEV_TIMER9_TIMER_HCLK_CLK 0
455 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK 1
456 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
457 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
458 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
459 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
460 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
461 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
462 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
463 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
464 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
465 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
466 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
467 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
468 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
469 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
470 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
471 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
472 #define TISCI_DEV_TIMER9_TIMER_PWM 18
473 
474 #define TISCI_DEV_MCU_TIMER0_TIMER_HCLK_CLK 0
475 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK 1
476 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
477 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
478 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
479 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
480 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
481 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
482 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
483 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
484 #define TISCI_DEV_MCU_TIMER0_TIMER_PWM 10
485 
486 #define TISCI_DEV_MCU_TIMER1_TIMER_HCLK_CLK 0
487 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK 1
488 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
489 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
490 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
491 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
492 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
493 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
494 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
495 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
496 #define TISCI_DEV_MCU_TIMER1_TIMER_PWM 10
497 
498 #define TISCI_DEV_MCU_TIMER2_TIMER_HCLK_CLK 0
499 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK 1
500 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
501 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
502 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
503 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
504 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
505 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
506 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
507 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
508 #define TISCI_DEV_MCU_TIMER2_TIMER_PWM 10
509 
510 #define TISCI_DEV_MCU_TIMER3_TIMER_HCLK_CLK 0
511 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK 1
512 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
513 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
514 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
515 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
516 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
517 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
518 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
519 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
520 #define TISCI_DEV_MCU_TIMER3_TIMER_PWM 10
521 
522 #define TISCI_DEV_ECAP0_VBUS_CLK 0
523 
524 #define TISCI_DEV_ECAP1_VBUS_CLK 0
525 
526 #define TISCI_DEV_ECAP2_VBUS_CLK 0
527 
528 #define TISCI_DEV_ELM0_VBUSP_CLK 0
529 
530 #define TISCI_DEV_MMCSD0_EMMCSS_VBUS_CLK 0
531 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK 1
532 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 2
533 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 3
534 
535 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I 0
536 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC1_CLKLB_OUT 1
537 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_EMMCSD4SS_MAIN_0_EMMCSDSS_IO_CLK_O 2
538 #define TISCI_DEV_MMCSD1_EMMCSDSS_VBUS_CLK 3
539 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK 4
540 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 5
541 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 6
542 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_O 7
543 
544 #define TISCI_DEV_EQEP0_VBUS_CLK 0
545 
546 #define TISCI_DEV_EQEP1_VBUS_CLK 0
547 
548 #define TISCI_DEV_EQEP2_VBUS_CLK 0
549 
550 #define TISCI_DEV_ESM0_CLK 0
551 
552 #define TISCI_DEV_MCU_ESM0_CLK 0
553 
554 #define TISCI_DEV_FSIRX0_FSI_RX_CK 0
555 #define TISCI_DEV_FSIRX0_FSI_RX_LPBK_CK 1
556 #define TISCI_DEV_FSIRX0_FSI_RX_VBUS_CLK 2
557 
558 #define TISCI_DEV_FSIRX1_FSI_RX_CK 0
559 #define TISCI_DEV_FSIRX1_FSI_RX_LPBK_CK 1
560 #define TISCI_DEV_FSIRX1_FSI_RX_VBUS_CLK 2
561 
562 #define TISCI_DEV_FSIRX2_FSI_RX_CK 0
563 #define TISCI_DEV_FSIRX2_FSI_RX_LPBK_CK 1
564 #define TISCI_DEV_FSIRX2_FSI_RX_VBUS_CLK 2
565 
566 #define TISCI_DEV_FSIRX3_FSI_RX_CK 0
567 #define TISCI_DEV_FSIRX3_FSI_RX_LPBK_CK 1
568 #define TISCI_DEV_FSIRX3_FSI_RX_VBUS_CLK 2
569 
570 #define TISCI_DEV_FSIRX4_FSI_RX_CK 0
571 #define TISCI_DEV_FSIRX4_FSI_RX_LPBK_CK 1
572 #define TISCI_DEV_FSIRX4_FSI_RX_VBUS_CLK 2
573 
574 #define TISCI_DEV_FSIRX5_FSI_RX_CK 0
575 #define TISCI_DEV_FSIRX5_FSI_RX_LPBK_CK 1
576 #define TISCI_DEV_FSIRX5_FSI_RX_VBUS_CLK 2
577 
578 #define TISCI_DEV_FSITX0_FSI_TX_PLL_CLK 0
579 #define TISCI_DEV_FSITX0_FSI_TX_VBUS_CLK 1
580 #define TISCI_DEV_FSITX0_FSI_TX_CK 2
581 
582 #define TISCI_DEV_FSITX1_FSI_TX_PLL_CLK 0
583 #define TISCI_DEV_FSITX1_FSI_TX_VBUS_CLK 1
584 #define TISCI_DEV_FSITX1_FSI_TX_CK 2
585 
586 #define TISCI_DEV_FSS0_FSAS_0_GCLK 0
587 
588 #define TISCI_DEV_FSS0_OSPI_0_OSPI_DQS_CLK 0
589 #define TISCI_DEV_FSS0_OSPI_0_OSPI_HCLK_CLK 1
590 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK 2
591 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_DQS_OUT 3
592 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_LBCLKO_OUT 4
593 #define TISCI_DEV_FSS0_OSPI_0_OSPI_PCLK_CLK 5
594 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK 6
595 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT1_CLK 7
596 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT5_CLK 8
597 #define TISCI_DEV_FSS0_OSPI_0_OSPI_OCLK_CLK 9
598 
599 #define TISCI_DEV_GICSS0_VCLK_CLK 0
600 
601 #define TISCI_DEV_GPIO0_MMR_CLK 0
602 
603 #define TISCI_DEV_GPIO1_MMR_CLK 0
604 
605 #define TISCI_DEV_MCU_GPIO0_MMR_CLK 0
606 
607 #define TISCI_DEV_GPMC0_FUNC_CLK 0
608 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 1
609 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 2
610 #define TISCI_DEV_GPMC0_PI_GPMC_RET_CLK 3
611 #define TISCI_DEV_GPMC0_VBUSM_CLK 4
612 #define TISCI_DEV_GPMC0_PO_GPMC_DEV_CLK 5
613 
614 #define TISCI_DEV_GTC0_GTC_CLK 0
615 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 1
616 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 2
617 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 3
618 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 4
619 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 5
620 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 6
621 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 7
622 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 8
623 #define TISCI_DEV_GTC0_VBUSP_CLK 9
624 
625 #define TISCI_DEV_PRU_ICSSG0_CORE_CLK 0
626 #define TISCI_DEV_PRU_ICSSG0_CORE_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 1
627 #define TISCI_DEV_PRU_ICSSG0_CORE_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT9_CLK 2
628 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK 3
629 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 4
630 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 5
631 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 6
632 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 7
633 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 8
634 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 9
635 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 10
636 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 11
637 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII0_RXC_I 12
638 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII0_TXC_I 13
639 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII1_RXC_I 14
640 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII1_TXC_I 15
641 #define TISCI_DEV_PRU_ICSSG0_RGMII_MHZ_250_CLK 16
642 #define TISCI_DEV_PRU_ICSSG0_RGMII_MHZ_50_CLK 17
643 #define TISCI_DEV_PRU_ICSSG0_RGMII_MHZ_5_CLK 18
644 #define TISCI_DEV_PRU_ICSSG0_UCLK_CLK 19
645 #define TISCI_DEV_PRU_ICSSG0_VCLK_CLK 20
646 #define TISCI_DEV_PRU_ICSSG0_PR1_MDIO_MDCLK_O 21
647 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII0_TXC_O 22
648 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII1_TXC_O 23
649 
650 #define TISCI_DEV_PRU_ICSSG1_CORE_CLK 0
651 #define TISCI_DEV_PRU_ICSSG1_CORE_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 1
652 #define TISCI_DEV_PRU_ICSSG1_CORE_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT9_CLK 2
653 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK 3
654 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 4
655 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 5
656 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 6
657 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 7
658 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 8
659 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 9
660 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 10
661 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 11
662 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII0_RXC_I 12
663 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII0_TXC_I 13
664 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII1_RXC_I 14
665 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII1_TXC_I 15
666 #define TISCI_DEV_PRU_ICSSG1_RGMII_MHZ_250_CLK 16
667 #define TISCI_DEV_PRU_ICSSG1_RGMII_MHZ_50_CLK 17
668 #define TISCI_DEV_PRU_ICSSG1_RGMII_MHZ_5_CLK 18
669 #define TISCI_DEV_PRU_ICSSG1_UCLK_CLK 19
670 #define TISCI_DEV_PRU_ICSSG1_VCLK_CLK 20
671 #define TISCI_DEV_PRU_ICSSG1_PR1_MDIO_MDCLK_O 21
672 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII0_TXC_O 22
673 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII1_TXC_O 23
674 
675 #define TISCI_DEV_LED0_LED_CLK 0
676 #define TISCI_DEV_LED0_VBUSP_CLK 1
677 
678 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK 0
679 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 1
680 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 2
681 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 3
682 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 4
683 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 5
684 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 6
685 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 7
686 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 8
687 #define TISCI_DEV_CPTS0_VBUSP_CLK 9
688 #define TISCI_DEV_CPTS0_CPTS_GENF1 10
689 #define TISCI_DEV_CPTS0_CPTS_GENF2 11
690 #define TISCI_DEV_CPTS0_CPTS_GENF3 12
691 #define TISCI_DEV_CPTS0_CPTS_GENF4 13
692 
693 #define TISCI_DEV_DDPA0_DDPA_CLK 0
694 
695 #define TISCI_DEV_EPWM0_VBUSP_CLK 0
696 
697 #define TISCI_DEV_EPWM1_VBUSP_CLK 0
698 
699 #define TISCI_DEV_EPWM2_VBUSP_CLK 0
700 
701 #define TISCI_DEV_EPWM3_VBUSP_CLK 0
702 
703 #define TISCI_DEV_EPWM4_VBUSP_CLK 0
704 
705 #define TISCI_DEV_EPWM5_VBUSP_CLK 0
706 
707 #define TISCI_DEV_EPWM6_VBUSP_CLK 0
708 
709 #define TISCI_DEV_EPWM7_VBUSP_CLK 0
710 
711 #define TISCI_DEV_EPWM8_VBUSP_CLK 0
712 
713 #define TISCI_DEV_PBIST0_CLK8_CLK 0
714 
715 #define TISCI_DEV_PBIST1_CLK8_CLK 0
716 
717 #define TISCI_DEV_PBIST2_CLK8_CLK 0
718 
719 #define TISCI_DEV_PBIST3_CLK8_CLK 0
720 
721 #define TISCI_DEV_VTM0_FIX_REF2_CLK 0
722 #define TISCI_DEV_VTM0_FIX_REF_CLK 1
723 #define TISCI_DEV_VTM0_VBUSP_CLK 2
724 
725 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK 0
726 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT2_CLK 1
727 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 2
728 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 3
729 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
730 #define TISCI_DEV_MCAN0_MCANSS_HCLK_CLK 5
731 
732 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK 0
733 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT2_CLK 1
734 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 2
735 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 3
736 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
737 #define TISCI_DEV_MCAN1_MCANSS_HCLK_CLK 5
738 
739 #define TISCI_DEV_MCU_MCRC64_0_CLK 0
740 
741 #define TISCI_DEV_I2C0_CLK 0
742 #define TISCI_DEV_I2C0_PISCL 1
743 #define TISCI_DEV_I2C0_PISYS_CLK 2
744 #define TISCI_DEV_I2C0_PORSCL 3
745 
746 #define TISCI_DEV_I2C1_CLK 0
747 #define TISCI_DEV_I2C1_PISCL 1
748 #define TISCI_DEV_I2C1_PISYS_CLK 2
749 #define TISCI_DEV_I2C1_PORSCL 3
750 
751 #define TISCI_DEV_I2C2_CLK 0
752 #define TISCI_DEV_I2C2_PISCL 1
753 #define TISCI_DEV_I2C2_PISYS_CLK 2
754 #define TISCI_DEV_I2C2_PORSCL 3
755 
756 #define TISCI_DEV_I2C3_CLK 0
757 #define TISCI_DEV_I2C3_PISCL 1
758 #define TISCI_DEV_I2C3_PISYS_CLK 2
759 #define TISCI_DEV_I2C3_PORSCL 3
760 
761 #define TISCI_DEV_MCU_I2C0_CLK 0
762 #define TISCI_DEV_MCU_I2C0_PISCL 1
763 #define TISCI_DEV_MCU_I2C0_PISYS_CLK 2
764 #define TISCI_DEV_MCU_I2C0_PORSCL 3
765 
766 #define TISCI_DEV_MCU_I2C1_CLK 0
767 #define TISCI_DEV_MCU_I2C1_PISCL 1
768 #define TISCI_DEV_MCU_I2C1_PISYS_CLK 2
769 #define TISCI_DEV_MCU_I2C1_PORSCL 3
770 
771 #define TISCI_DEV_MSRAM_256K0_CCLK_CLK 0
772 #define TISCI_DEV_MSRAM_256K0_VCLK_CLK 1
773 
774 #define TISCI_DEV_MSRAM_256K1_CCLK_CLK 0
775 #define TISCI_DEV_MSRAM_256K1_VCLK_CLK 1
776 
777 #define TISCI_DEV_MSRAM_256K2_CCLK_CLK 0
778 #define TISCI_DEV_MSRAM_256K2_VCLK_CLK 1
779 
780 #define TISCI_DEV_MSRAM_256K3_CCLK_CLK 0
781 #define TISCI_DEV_MSRAM_256K3_VCLK_CLK 1
782 
783 #define TISCI_DEV_MSRAM_256K4_CCLK_CLK 0
784 #define TISCI_DEV_MSRAM_256K4_VCLK_CLK 1
785 
786 #define TISCI_DEV_MSRAM_256K5_CCLK_CLK 0
787 #define TISCI_DEV_MSRAM_256K5_VCLK_CLK 1
788 
789 #define TISCI_DEV_PCIE0_PCIE_CBA_CLK 0
790 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK 1
791 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 2
792 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 3
793 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 4
794 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 5
795 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
796 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 7
797 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 8
798 #define TISCI_DEV_PCIE0_PCIE_LANE0_REFCLK 10
799 #define TISCI_DEV_PCIE0_PCIE_LANE0_RXCLK 11
800 #define TISCI_DEV_PCIE0_PCIE_LANE0_RXFCLK 12
801 #define TISCI_DEV_PCIE0_PCIE_LANE0_TXFCLK 13
802 #define TISCI_DEV_PCIE0_PCIE_LANE0_TXMCLK 14
803 #define TISCI_DEV_PCIE0_PCIE_PM_CLK 15
804 #define TISCI_DEV_PCIE0_PCIE_LANE0_TXCLK 16
805 
806 #define TISCI_DEV_POSTDIV1_16FFT1_FREF_CLK 0
807 #define TISCI_DEV_POSTDIV1_16FFT1_POSTDIV_CLKIN_CLK 1
808 #define TISCI_DEV_POSTDIV1_16FFT1_HSDIVOUT5_CLK 2
809 #define TISCI_DEV_POSTDIV1_16FFT1_HSDIVOUT6_CLK 3
810 
811 #define TISCI_DEV_POSTDIV4_16FF0_FREF_CLK 0
812 #define TISCI_DEV_POSTDIV4_16FF0_POSTDIV_CLKIN_CLK 1
813 #define TISCI_DEV_POSTDIV4_16FF0_HSDIVOUT5_CLK 2
814 #define TISCI_DEV_POSTDIV4_16FF0_HSDIVOUT6_CLK 3
815 #define TISCI_DEV_POSTDIV4_16FF0_HSDIVOUT7_CLK 4
816 #define TISCI_DEV_POSTDIV4_16FF0_HSDIVOUT8_CLK 5
817 #define TISCI_DEV_POSTDIV4_16FF0_HSDIVOUT9_CLK 6
818 
819 #define TISCI_DEV_POSTDIV4_16FF2_FREF_CLK 0
820 #define TISCI_DEV_POSTDIV4_16FF2_POSTDIV_CLKIN_CLK 1
821 #define TISCI_DEV_POSTDIV4_16FF2_HSDIVOUT5_CLK 2
822 #define TISCI_DEV_POSTDIV4_16FF2_HSDIVOUT6_CLK 3
823 #define TISCI_DEV_POSTDIV4_16FF2_HSDIVOUT7_CLK 4
824 #define TISCI_DEV_POSTDIV4_16FF2_HSDIVOUT8_CLK 5
825 #define TISCI_DEV_POSTDIV4_16FF2_HSDIVOUT9_CLK 6
826 
827 #define TISCI_DEV_PSRAMECC0_CLK_CLK 0
828 
829 #define TISCI_DEV_R5FSS0_CORE0_CPU_CLK 0
830 #define TISCI_DEV_R5FSS0_CORE0_INTERFACE_CLK 1
831 
832 #define TISCI_DEV_R5FSS0_CORE1_CPU_CLK 0
833 #define TISCI_DEV_R5FSS0_CORE1_INTERFACE_CLK 1
834 
835 #define TISCI_DEV_R5FSS1_CORE0_CPU_CLK 0
836 #define TISCI_DEV_R5FSS1_CORE0_INTERFACE_CLK 1
837 
838 #define TISCI_DEV_R5FSS1_CORE1_CPU_CLK 0
839 #define TISCI_DEV_R5FSS1_CORE1_INTERFACE_CLK 1
840 
841 #define TISCI_DEV_RTI0_RTI_CLK 0
842 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
843 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
844 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
845 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
846 #define TISCI_DEV_RTI0_VBUSP_CLK 5
847 
848 #define TISCI_DEV_RTI1_RTI_CLK 0
849 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
850 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
851 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
852 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
853 #define TISCI_DEV_RTI1_VBUSP_CLK 5
854 
855 #define TISCI_DEV_RTI8_RTI_CLK 0
856 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
857 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
858 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
859 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
860 #define TISCI_DEV_RTI8_VBUSP_CLK 5
861 
862 #define TISCI_DEV_RTI9_RTI_CLK 0
863 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
864 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
865 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
866 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
867 #define TISCI_DEV_RTI9_VBUSP_CLK 5
868 
869 #define TISCI_DEV_RTI10_RTI_CLK 0
870 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
871 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
872 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
873 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
874 #define TISCI_DEV_RTI10_VBUSP_CLK 5
875 
876 #define TISCI_DEV_RTI11_RTI_CLK 0
877 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
878 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
879 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
880 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
881 #define TISCI_DEV_RTI11_VBUSP_CLK 5
882 
883 #define TISCI_DEV_MCU_RTI0_RTI_CLK 0
884 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
885 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
886 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
887 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
888 #define TISCI_DEV_MCU_RTI0_VBUSP_CLK 5
889 
890 #define TISCI_DEV_SA2_UL0_PKA_IN_CLK 0
891 #define TISCI_DEV_SA2_UL0_X1_CLK 1
892 #define TISCI_DEV_SA2_UL0_X2_CLK 2
893 
894 #define TISCI_DEV_A53SS0_CORE_0_A53_CORE0_ARM_CLK_CLK 0
895 
896 #define TISCI_DEV_A53SS0_CORE_1_A53_CORE1_ARM_CLK_CLK 0
897 
898 #define TISCI_DEV_A53SS0_COREPAC_ARM_CLK_CLK 0
899 #define TISCI_DEV_A53SS0_PLL_CTRL_CLK 1
900 #define TISCI_DEV_A53SS0_A53_DIVH_CLK4_OBSCLK_OUT_CLK 2
901 
902 #define TISCI_DEV_DDR16SS0_DDRSS_DDR_PLL_CLK 0
903 #define TISCI_DEV_DDR16SS0_PLL_CTRL_CLK 1
904 
905 #define TISCI_DEV_PSC0_CLK 0
906 #define TISCI_DEV_PSC0_SLOW_CLK 1
907 
908 #define TISCI_DEV_MCU_PSC0_CLK 0
909 #define TISCI_DEV_MCU_PSC0_SLOW_CLK 1
910 
911 #define TISCI_DEV_MCSPI0_CLKSPIREF_CLK 0
912 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK 1
913 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI0_CLK_OUT 2
914 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MAIN_0_IO_CLKSPIO_CLK 3
915 #define TISCI_DEV_MCSPI0_VBUSP_CLK 4
916 #define TISCI_DEV_MCSPI0_IO_CLKSPIO_CLK 5
917 
918 #define TISCI_DEV_MCSPI1_CLKSPIREF_CLK 0
919 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK 1
920 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI1_CLK_OUT 2
921 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MAIN_1_IO_CLKSPIO_CLK 3
922 #define TISCI_DEV_MCSPI1_VBUSP_CLK 4
923 #define TISCI_DEV_MCSPI1_IO_CLKSPIO_CLK 5
924 
925 #define TISCI_DEV_MCSPI2_CLKSPIREF_CLK 0
926 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK 1
927 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI2_CLK_OUT 2
928 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_SPI_MAIN_2_IO_CLKSPIO_CLK 3
929 #define TISCI_DEV_MCSPI2_VBUSP_CLK 4
930 #define TISCI_DEV_MCSPI2_IO_CLKSPIO_CLK 5
931 
932 #define TISCI_DEV_MCSPI3_CLKSPIREF_CLK 0
933 #define TISCI_DEV_MCSPI3_IO_CLKSPII_CLK 1
934 #define TISCI_DEV_MCSPI3_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI3_CLK_OUT 2
935 #define TISCI_DEV_MCSPI3_IO_CLKSPII_CLK_PARENT_SPI_MAIN_3_IO_CLKSPIO_CLK 3
936 #define TISCI_DEV_MCSPI3_VBUSP_CLK 4
937 #define TISCI_DEV_MCSPI3_IO_CLKSPIO_CLK 5
938 
939 #define TISCI_DEV_MCSPI4_CLKSPIREF_CLK 0
940 #define TISCI_DEV_MCSPI4_IO_CLKSPII_CLK 1
941 #define TISCI_DEV_MCSPI4_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI4_CLK_OUT 2
942 #define TISCI_DEV_MCSPI4_IO_CLKSPII_CLK_PARENT_SPI_MAIN_4_IO_CLKSPIO_CLK 3
943 #define TISCI_DEV_MCSPI4_VBUSP_CLK 4
944 #define TISCI_DEV_MCSPI4_IO_CLKSPIO_CLK 5
945 
946 #define TISCI_DEV_MCU_MCSPI0_CLKSPIREF_CLK 0
947 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK 1
948 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI0_CLK_OUT 2
949 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MCU_0_IO_CLKSPIO_CLK 3
950 #define TISCI_DEV_MCU_MCSPI0_VBUSP_CLK 4
951 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPIO_CLK 5
952 
953 #define TISCI_DEV_MCU_MCSPI1_CLKSPIREF_CLK 0
954 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK 1
955 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI1_CLK_OUT 2
956 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MCU_1_IO_CLKSPIO_CLK 3
957 #define TISCI_DEV_MCU_MCSPI1_VBUSP_CLK 4
958 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPIO_CLK 5
959 
960 #define TISCI_DEV_SPINLOCK0_VCLK_CLK 0
961 
962 #define TISCI_DEV_TIMERMGR0_VCLK_CLK 0
963 
964 #define TISCI_DEV_UART0_FCLK_CLK 0
965 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT0 1
966 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
967 #define TISCI_DEV_UART0_VBUSP_CLK 3
968 
969 #define TISCI_DEV_UART1_FCLK_CLK 0
970 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT1 1
971 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
972 #define TISCI_DEV_UART1_VBUSP_CLK 3
973 
974 #define TISCI_DEV_UART2_FCLK_CLK 0
975 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT2 1
976 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
977 #define TISCI_DEV_UART2_VBUSP_CLK 3
978 
979 #define TISCI_DEV_UART3_FCLK_CLK 0
980 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT3 1
981 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
982 #define TISCI_DEV_UART3_VBUSP_CLK 3
983 
984 #define TISCI_DEV_UART4_FCLK_CLK 0
985 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT4 1
986 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
987 #define TISCI_DEV_UART4_VBUSP_CLK 3
988 
989 #define TISCI_DEV_UART5_FCLK_CLK 0
990 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT5 1
991 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
992 #define TISCI_DEV_UART5_VBUSP_CLK 3
993 
994 #define TISCI_DEV_UART6_FCLK_CLK 0
995 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT6 1
996 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
997 #define TISCI_DEV_UART6_VBUSP_CLK 3
998 
999 #define TISCI_DEV_MCU_UART0_FCLK_CLK 0
1000 #define TISCI_DEV_MCU_UART0_VBUSP_CLK 1
1001 
1002 #define TISCI_DEV_MCU_UART1_FCLK_CLK 0
1003 #define TISCI_DEV_MCU_UART1_VBUSP_CLK 1
1004 
1005 #define TISCI_DEV_USB0_ACLK_CLK 0
1006 #define TISCI_DEV_USB0_CLK_LPM_CLK 1
1007 #define TISCI_DEV_USB0_PCLK_CLK 2
1008 #define TISCI_DEV_USB0_PIPE_REFCLK 3
1009 #define TISCI_DEV_USB0_PIPE_RXCLK 4
1010 #define TISCI_DEV_USB0_PIPE_RXFCLK 5
1011 #define TISCI_DEV_USB0_PIPE_TXFCLK 6
1012 #define TISCI_DEV_USB0_PIPE_TXMCLK 7
1013 #define TISCI_DEV_USB0_USB2_APB_PCLK_CLK 8
1014 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK 9
1015 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 10
1016 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT4_CLK 11
1017 #define TISCI_DEV_USB0_PIPE_TXCLK 12
1018 
1019 #define TISCI_DEV_SERDES_10G0_CLK 0
1020 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK 1
1021 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
1022 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 3
1023 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT8_CLK 4
1024 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT4_CLK 5
1025 #define TISCI_DEV_SERDES_10G0_IP1_LN0_TXCLK 6
1026 #define TISCI_DEV_SERDES_10G0_IP2_LN0_TXCLK 7
1027 #define TISCI_DEV_SERDES_10G0_IP1_LN0_REFCLK 8
1028 #define TISCI_DEV_SERDES_10G0_IP1_LN0_RXCLK 9
1029 #define TISCI_DEV_SERDES_10G0_IP1_LN0_RXFCLK 10
1030 #define TISCI_DEV_SERDES_10G0_IP1_LN0_TXFCLK 11
1031 #define TISCI_DEV_SERDES_10G0_IP1_LN0_TXMCLK 12
1032 #define TISCI_DEV_SERDES_10G0_IP2_LN0_REFCLK 13
1033 #define TISCI_DEV_SERDES_10G0_IP2_LN0_RXCLK 14
1034 #define TISCI_DEV_SERDES_10G0_IP2_LN0_RXFCLK 15
1035 #define TISCI_DEV_SERDES_10G0_IP2_LN0_TXFCLK 16
1036 #define TISCI_DEV_SERDES_10G0_IP2_LN0_TXMCLK 17
1037 
1038 #define TISCI_DEV_BOARD0_FSI_TX0_CLK_IN 0
1039 #define TISCI_DEV_BOARD0_FSI_TX1_CLK_IN 1
1040 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_IN 2
1041 #define TISCI_DEV_BOARD0_GPMC0_CLK_IN 3
1042 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN 4
1043 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 5
1044 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 6
1045 #define TISCI_DEV_BOARD0_I2C0_SCL_IN 7
1046 #define TISCI_DEV_BOARD0_I2C1_SCL_IN 8
1047 #define TISCI_DEV_BOARD0_I2C2_SCL_IN 9
1048 #define TISCI_DEV_BOARD0_I2C3_SCL_IN 10
1049 #define TISCI_DEV_BOARD0_MCU_I2C0_SCL_IN 11
1050 #define TISCI_DEV_BOARD0_MCU_I2C1_SCL_IN 12
1051 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN 13
1052 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_MCU_OBSCLK_DIV_OUT0 14
1053 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 15
1054 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_IN 16
1055 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_IN 17
1056 #define TISCI_DEV_BOARD0_MCU_SYSCLKOUT0_IN 18
1057 #define TISCI_DEV_BOARD0_MCU_TIMER_IO0_IN 19
1058 #define TISCI_DEV_BOARD0_MCU_TIMER_IO1_IN 20
1059 #define TISCI_DEV_BOARD0_MCU_TIMER_IO2_IN 21
1060 #define TISCI_DEV_BOARD0_MCU_TIMER_IO3_IN 22
1061 #define TISCI_DEV_BOARD0_MMC1_CLK_IN 23
1062 #define TISCI_DEV_BOARD0_OBSCLK0_IN 24
1063 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK 25
1064 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT0_CLK 26
1065 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 27
1066 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 28
1067 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 29
1068 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 30
1069 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 31
1070 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV1_16FFT_MAIN_14_HSDIVOUT0_CLK 32
1071 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 33
1072 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_8_HSDIVOUT0_CLK 34
1073 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_12_HSDIVOUT0_CLK 35
1074 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_RCOSC_CLKOUT 36
1075 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 37
1076 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK_DUP0 38
1077 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 39
1078 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 40
1079 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_IN 41
1080 #define TISCI_DEV_BOARD0_PRG0_MDIO0_MDC_IN 42
1081 #define TISCI_DEV_BOARD0_PRG0_RGMII1_TXC_IN 43
1082 #define TISCI_DEV_BOARD0_PRG0_RGMII2_TXC_IN 44
1083 #define TISCI_DEV_BOARD0_PRG1_MDIO0_MDC_IN 45
1084 #define TISCI_DEV_BOARD0_PRG1_RGMII1_TXC_IN 46
1085 #define TISCI_DEV_BOARD0_PRG1_RGMII2_TXC_IN 47
1086 #define TISCI_DEV_BOARD0_RGMII1_TXC_IN 48
1087 #define TISCI_DEV_BOARD0_RGMII2_TXC_IN 49
1088 #define TISCI_DEV_BOARD0_SPI0_CLK_IN 50
1089 #define TISCI_DEV_BOARD0_SPI1_CLK_IN 51
1090 #define TISCI_DEV_BOARD0_SPI2_CLK_IN 52
1091 #define TISCI_DEV_BOARD0_SPI3_CLK_IN 53
1092 #define TISCI_DEV_BOARD0_SPI4_CLK_IN 54
1093 #define TISCI_DEV_BOARD0_SYSCLKOUT0_IN 55
1094 #define TISCI_DEV_BOARD0_TIMER_IO0_IN 56
1095 #define TISCI_DEV_BOARD0_TIMER_IO10_IN 57
1096 #define TISCI_DEV_BOARD0_TIMER_IO11_IN 58
1097 #define TISCI_DEV_BOARD0_TIMER_IO1_IN 59
1098 #define TISCI_DEV_BOARD0_TIMER_IO2_IN 60
1099 #define TISCI_DEV_BOARD0_TIMER_IO3_IN 61
1100 #define TISCI_DEV_BOARD0_TIMER_IO4_IN 62
1101 #define TISCI_DEV_BOARD0_TIMER_IO5_IN 63
1102 #define TISCI_DEV_BOARD0_TIMER_IO6_IN 64
1103 #define TISCI_DEV_BOARD0_TIMER_IO7_IN 65
1104 #define TISCI_DEV_BOARD0_TIMER_IO8_IN 66
1105 #define TISCI_DEV_BOARD0_TIMER_IO9_IN 67
1106 #define TISCI_DEV_BOARD0_CPTS0_RFT_CLK_OUT 68
1107 #define TISCI_DEV_BOARD0_CP_GEMAC_CPTS0_RFT_CLK_OUT 69
1108 #define TISCI_DEV_BOARD0_EXT_REFCLK1_OUT 70
1109 #define TISCI_DEV_BOARD0_FSI_RX0_CLK_OUT 71
1110 #define TISCI_DEV_BOARD0_FSI_RX1_CLK_OUT 72
1111 #define TISCI_DEV_BOARD0_FSI_RX2_CLK_OUT 73
1112 #define TISCI_DEV_BOARD0_FSI_RX3_CLK_OUT 74
1113 #define TISCI_DEV_BOARD0_FSI_RX4_CLK_OUT 75
1114 #define TISCI_DEV_BOARD0_FSI_RX5_CLK_OUT 76
1115 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_OUT 77
1116 #define TISCI_DEV_BOARD0_I2C0_SCL_OUT 78
1117 #define TISCI_DEV_BOARD0_I2C1_SCL_OUT 79
1118 #define TISCI_DEV_BOARD0_I2C2_SCL_OUT 80
1119 #define TISCI_DEV_BOARD0_I2C3_SCL_OUT 81
1120 #define TISCI_DEV_BOARD0_LED_CLK_OUT 82
1121 #define TISCI_DEV_BOARD0_MCU_EXT_REFCLK0_OUT 83
1122 #define TISCI_DEV_BOARD0_MCU_I2C0_SCL_OUT 84
1123 #define TISCI_DEV_BOARD0_MCU_I2C1_SCL_OUT 85
1124 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_OUT 86
1125 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_OUT 87
1126 #define TISCI_DEV_BOARD0_MMC1_CLKLB_OUT 88
1127 #define TISCI_DEV_BOARD0_OSPI0_DQS_OUT 89
1128 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_OUT 90
1129 #define TISCI_DEV_BOARD0_PRG0_RGMII1_RXC_OUT 91
1130 #define TISCI_DEV_BOARD0_PRG0_RGMII1_TXC_OUT 92
1131 #define TISCI_DEV_BOARD0_PRG0_RGMII2_RXC_OUT 93
1132 #define TISCI_DEV_BOARD0_PRG0_RGMII2_TXC_OUT 94
1133 #define TISCI_DEV_BOARD0_PRG1_RGMII1_RXC_OUT 95
1134 #define TISCI_DEV_BOARD0_PRG1_RGMII1_TXC_OUT 96
1135 #define TISCI_DEV_BOARD0_PRG1_RGMII2_RXC_OUT 97
1136 #define TISCI_DEV_BOARD0_PRG1_RGMII2_TXC_OUT 98
1137 #define TISCI_DEV_BOARD0_RGMII1_RXC_OUT 99
1138 #define TISCI_DEV_BOARD0_RGMII1_TXC_OUT 100
1139 #define TISCI_DEV_BOARD0_RGMII2_RXC_OUT 101
1140 #define TISCI_DEV_BOARD0_RGMII2_TXC_OUT 102
1141 #define TISCI_DEV_BOARD0_RMII_REF_CLK_OUT 103
1142 #define TISCI_DEV_BOARD0_SPI0_CLK_OUT 104
1143 #define TISCI_DEV_BOARD0_SPI1_CLK_OUT 105
1144 #define TISCI_DEV_BOARD0_SPI2_CLK_OUT 106
1145 #define TISCI_DEV_BOARD0_SPI3_CLK_OUT 107
1146 #define TISCI_DEV_BOARD0_SPI4_CLK_OUT 108
1147 #define TISCI_DEV_BOARD0_TCK_OUT 109
1148 
1149 
1150 #endif /* SOC_AM64X_CLOCKS_H */
1151