AM62Px MCU+ SDK  10.01.00

Introduction

DMSC controls the power management, security and resource management of the device.

Macros

#define TISCI_HOST_ID_TIFS   (0U)
 This file contains: More...
 
#define TISCI_HOST_ID_DM   (254U)
 
#define TISCI_HOST_ID_WKUP_0_R5_0   (35U)
 
#define TISCI_HOST_ID_WKUP_0_R5_1   (36U)
 
#define TISCI_HOST_ID_GPU_0   (31U)
 
#define TISCI_HOST_ID_GPU_1   (32U)
 
#define TISCI_HOST_ID_A53_0   (10U)
 
#define TISCI_HOST_ID_A53_1   (11U)
 
#define TISCI_HOST_ID_A53_2   (12U)
 
#define TISCI_HOST_ID_A53_3   (13U)
 
#define TISCI_HOST_ID_A53_4   (14U)
 
#define TISCI_HOST_ID_MCU_0_R5_0   (30U)
 
#define TISCI_HOST_ID_DM2TIFS   (250U)
 
#define TISCI_HOST_ID_TIFS2DM   (251U)
 
#define TISCI_HOST_ID_HSM   (253U)
 
#define TISCI_HOST_ID_ALL   (128U)
 
#define TISCI_HOST_ID_CNT   (15U)
 

Macro Definition Documentation

◆ TISCI_HOST_ID_TIFS

#define TISCI_HOST_ID_TIFS   (0U)

This file contains:

    WARNING!!: Autogenerated file from SYSFW. DO NOT MODIFY!!

System Firmware Source File

Host IDs for AM62PX device

Data version: 240826_164236 TIFS(Secure): TI Foundational Security

◆ TISCI_HOST_ID_DM

#define TISCI_HOST_ID_DM   (254U)

DM(Non Secure): Device Management

◆ TISCI_HOST_ID_WKUP_0_R5_0

#define TISCI_HOST_ID_WKUP_0_R5_0   (35U)

WKUP_0_R5_0(Secure): Cortex R5_0 context 0 on WKUP domain (BOOT)

◆ TISCI_HOST_ID_WKUP_0_R5_1

#define TISCI_HOST_ID_WKUP_0_R5_1   (36U)

WKUP_0_R5_1(Non Secure): Cortex R5_0 context 1 on WKUP domain

◆ TISCI_HOST_ID_GPU_0

#define TISCI_HOST_ID_GPU_0   (31U)

GPU_0(Non Secure): GPU context 0 on MAIN domain

◆ TISCI_HOST_ID_GPU_1

#define TISCI_HOST_ID_GPU_1   (32U)

GPU_1(Non Secure): GPU context 1 on MAIN domain

◆ TISCI_HOST_ID_A53_0

#define TISCI_HOST_ID_A53_0   (10U)

A53_0(Secure): Cortex A53 context 0 on MAIN domain

◆ TISCI_HOST_ID_A53_1

#define TISCI_HOST_ID_A53_1   (11U)

A53_1(Secure): Cortex A53 context 1 on MAIN domain

◆ TISCI_HOST_ID_A53_2

#define TISCI_HOST_ID_A53_2   (12U)

A53_2(Non Secure): Cortex A53 context 2 on MAIN domain

◆ TISCI_HOST_ID_A53_3

#define TISCI_HOST_ID_A53_3   (13U)

A53_3(Non Secure): Cortex A53 context 3 on MAIN domain

◆ TISCI_HOST_ID_A53_4

#define TISCI_HOST_ID_A53_4   (14U)

A53_4(Non Secure): Cortex A53 context 4 on MAIN domain

◆ TISCI_HOST_ID_MCU_0_R5_0

#define TISCI_HOST_ID_MCU_0_R5_0   (30U)

MCU_0_R5_0(Non Secure): MCU R5

◆ TISCI_HOST_ID_DM2TIFS

#define TISCI_HOST_ID_DM2TIFS   (250U)

DM2TIFS(Secure): DM to TIFS communication

◆ TISCI_HOST_ID_TIFS2DM

#define TISCI_HOST_ID_TIFS2DM   (251U)

TIFS2DM(Non Secure): TIFS to DM communication

◆ TISCI_HOST_ID_HSM

#define TISCI_HOST_ID_HSM   (253U)

HSM(Secure): HSM Controller

◆ TISCI_HOST_ID_ALL

#define TISCI_HOST_ID_ALL   (128U)

Host catch all. Used in board configuration resource assignments to define resource ranges useable by all hosts. Cannot be used

◆ TISCI_HOST_ID_CNT

#define TISCI_HOST_ID_CNT   (15U)

Number of unique hosts on the SoC