AM62Px MCU+ SDK  09.01.00
udma_soc.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2023 Texas Instruments Incorporated
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions
6  * are met:
7  *
8  * Redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer.
10  *
11  * Redistributions in binary form must reproduce the above copyright
12  * notice, this list of conditions and the following disclaimer in the
13  * documentation and/or other materials provided with the
14  * distribution.
15  *
16  * Neither the name of Texas Instruments Incorporated nor the names of
17  * its contributors may be used to endorse or promote products derived
18  * from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  */
32 
39 #ifndef UDMA_SOC_H_
40 #define UDMA_SOC_H_
41 
42 /* ========================================================================== */
43 /* Include Files */
44 /* ========================================================================== */
45 
46 /* None */
47 
48 #ifdef __cplusplus
49 extern "C" {
50 #endif
51 
52 /* ========================================================================== */
53 /* Macros & Typedefs */
54 /* ========================================================================== */
55 
65 #define UDMA_INST_ID_BCDMA_0 (UDMA_INST_ID_2)
66 
67 #define UDMA_INST_ID_PKTDMA_0 (UDMA_INST_ID_3)
68 
69 #define UDMA_INST_ID_START (UDMA_INST_ID_2)
70 
71 #define UDMA_INST_ID_MAX (UDMA_INST_ID_3)
72 
73 #define UDMA_NUM_INST_ID (UDMA_INST_ID_MAX - UDMA_INST_ID_START + 1U)
74 
85 #define UDMA_SOC_CFG_LCDMA_PRESENT (1U)
86 
88 #define UDMA_SOC_CFG_RA_LCDMA_PRESENT (1U)
89 
90 #define UDMA_SOC_CFG_UDMAP_PRESENT (0U)
91 
93 #define UDMA_SOC_CFG_PROXY_PRESENT (0U)
94 
96 #define UDMA_SOC_CFG_CLEC_PRESENT (0U)
97 
99 #define UDMA_SOC_CFG_RA_NORMAL_PRESENT (0U)
100 
102 #define UDMA_SOC_CFG_RING_MON_PRESENT (0U)
103 
105 #define UDMA_SOC_CFG_APPLY_RING_WORKAROUND (0U)
106 
118 #define UDMA_TX_UHC_CHANS_FDEPTH (0U)
119 
120 #define UDMA_TX_HC_CHANS_FDEPTH (0U)
121 
122 #define UDMA_TX_CHANS_FDEPTH (192U)
123 
134 #define UDMA_RINGACC_ASEL_ENDPOINT_PHYSADDR ((uint32_t) 0U)
135 
136 #define UDMA_RINGACC_ASEL_ENDPOINT_PCIE0 ((uint32_t) 1U)
137 
138 #define UDMA_RINGACC_ASEL_ENDPOINT_ACP_WR_ALLOC ((uint32_t) 14U)
139 
140 #define UDMA_RINGACC_ASEL_ENDPOINT_ACP_RD_ALLOC ((uint32_t) 15U)
141 
144 #define UDMA_NUM_MAPPED_TX_GROUP (4U)
145 
153 #define UDMA_MAPPED_TX_GROUP_CPSW (UDMA_MAPPED_GROUP0)
154 #define UDMA_MAPPED_TX_GROUP_SAUL (UDMA_MAPPED_GROUP1)
155 #define UDMA_MAPPED_TX_GROUP_ICSSG_0 (UDMA_MAPPED_GROUP2)
156 #define UDMA_MAPPED_TX_GROUP_ICSSG_1 (UDMA_MAPPED_GROUP3)
157 
160 #define UDMA_NUM_MAPPED_RX_GROUP (4U)
161 
169 #define UDMA_MAPPED_RX_GROUP_CPSW (UDMA_MAPPED_GROUP4)
170 #define UDMA_MAPPED_RX_GROUP_SAUL (UDMA_MAPPED_GROUP5)
171 #define UDMA_MAPPED_RX_GROUP_ICSSG_0 (UDMA_MAPPED_GROUP6)
172 #define UDMA_MAPPED_RX_GROUP_ICSSG_1 (UDMA_MAPPED_GROUP7)
173 
183 /*
184  * Locally used core ID to define default RM configuration.
185  * Not to be used by caller
186  */
187 #define UDMA_CORE_ID_MPU1_0 (0U)
188 #define UDMA_CORE_ID_MCU2_0 (1U)
189 #define UDMA_CORE_ID_MCU2_1 (2U)
190 #define UDMA_CORE_ID_MCU1_0 (3U)
191 #define UDMA_CORE_ID_MCU1_1 (4U)
192 /* Total number of cores */
193 #define UDMA_NUM_CORE (5U)
194 
205 #define UDMA_RM_RES_ID_BC_UHC (0U)
206 
207 #define UDMA_RM_RES_ID_BC_HC (1U)
208 
209 #define UDMA_RM_RES_ID_BC (2U)
210 
211 #define UDMA_RM_RES_ID_TX_UHC (3U)
212 
213 #define UDMA_RM_RES_ID_TX_HC (4U)
214 
215 #define UDMA_RM_RES_ID_TX (5U)
216 
217 #define UDMA_RM_RES_ID_RX_UHC (6U)
218 
219 #define UDMA_RM_RES_ID_RX_HC (7U)
220 
221 #define UDMA_RM_RES_ID_RX (8U)
222 
223 #define UDMA_RM_RES_ID_GLOBAL_EVENT (9U)
224 
225 #define UDMA_RM_RES_ID_VINTR (10U)
226 
227 #define UDMA_RM_RES_ID_MAPPED_TX_CPSW (11U)
228 
229 #define UDMA_RM_RES_ID_MAPPED_TX_SAUL_0 (12U)
230 
231 #define UDMA_RM_RES_ID_MAPPED_TX_SAUL_1 (13U)
232 
233 #define UDMA_RM_RES_ID_MAPPED_TX_ICSSG_0 (14U)
234 
235 #define UDMA_RM_RES_ID_MAPPED_TX_ICSSG_1 (15U)
236 
237 #define UDMA_RM_RES_ID_MAPPED_RX_CPSW (16U)
238 
239 #define UDMA_RM_RES_ID_MAPPED_RX_SAUL_0 (17U)
240 
241 #define UDMA_RM_RES_ID_MAPPED_RX_SAUL_1 (18U)
242 
243 #define UDMA_RM_RES_ID_MAPPED_RX_SAUL_2 (19U)
244 
245 #define UDMA_RM_RES_ID_MAPPED_RX_SAUL_3 (20U)
246 
247 #define UDMA_RM_RES_ID_MAPPED_RX_ICSSG_0 (21U)
248 
249 #define UDMA_RM_RES_ID_MAPPED_RX_ICSSG_1 (22U)
250 
251 #define UDMA_RM_RES_ID_MAPPED_TX_RING_CPSW (23U)
252 
253 #define UDMA_RM_RES_ID_MAPPED_TX_RING_SAUL_0 (24U)
254 
255 #define UDMA_RM_RES_ID_MAPPED_TX_RING_SAUL_1 (25U)
256 
257 #define UDMA_RM_RES_ID_MAPPED_TX_RING_ICSSG_0 (26U)
258 
259 #define UDMA_RM_RES_ID_MAPPED_TX_RING_ICSSG_1 (27U)
260 
261 #define UDMA_RM_RES_ID_MAPPED_RX_RING_CPSW (28U)
262 
263 #define UDMA_RM_RES_ID_MAPPED_RX_RING_SAUL_0 (29U)
264 
265 #define UDMA_RM_RES_ID_MAPPED_RX_RING_SAUL_1 (30U)
266 
267 #define UDMA_RM_RES_ID_MAPPED_RX_RING_SAUL_2 (31U)
268 
269 #define UDMA_RM_RES_ID_MAPPED_RX_RING_SAUL_3 (32U)
270 
271 #define UDMA_RM_RES_ID_MAPPED_RX_RING_ICSSG_0 (33U)
272 
273 #define UDMA_RM_RES_ID_MAPPED_RX_RING_ICSSG_1 (34U)
274 
275 #define UDMA_RM_NUM_BCDMA_RES (11U)
276 
277 #define UDMA_RM_NUM_PKTDMA_RES (35U)
278 
279 #define UDMA_RM_NUM_RES (35U)
280 
284 #define UDMA_RM_NUM_SHARED_RES (2U)
285 
287 #define UDMA_RM_SHARED_RES_MAX_INST (UDMA_NUM_CORE)
288 
290 #define UDMA_PSIL_DEST_THREAD_OFFSET (0x8000U)
291 
301 #define UDMA_PSIL_CH_CPSW2_RX (0x4500U)
302 #define UDMA_PSIL_CH_SAUL0_RX (0x4000U)
303 #define UDMA_PSIL_CH_ICSS_G0_RX (0x4100U)
304 #define UDMA_PSIL_CH_ICSS_G1_RX (0x4200U)
305 
306 #define UDMA_PSIL_CH_CPSW2_TX (UDMA_PSIL_CH_CPSW2_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
307 #define UDMA_PSIL_CH_SAUL0_TX (UDMA_PSIL_CH_SAUL0_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
308 #define UDMA_PSIL_CH_ICSS_G0_TX (UDMA_PSIL_CH_ICSS_G0_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
309 #define UDMA_PSIL_CH_ICSS_G1_TX (UDMA_PSIL_CH_ICSS_G1_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
310 
311 #define UDMA_PSIL_CH_CPSW2_TX_CNT (8U)
312 #define UDMA_PSIL_CH_SAUL0_TX_CNT (2U)
313 #define UDMA_PSIL_CH_ICSS_G0_TX_CNT (9U)
314 #define UDMA_PSIL_CH_ICSS_G1_TX_CNT (9U)
315 
316 #define UDMA_PSIL_CH_CPSW2_RX_CNT (1U)
317 #define UDMA_PSIL_CH_SAUL0_RX_CNT (4U)
318 #define UDMA_PSIL_CH_ICSS_G0_RX_CNT (5U)
319 #define UDMA_PSIL_CH_ICSS_G1_RX_CNT (5U)
320 
342 /*
343  * PDMA MAIN0 MCSPI RX Channels
344  */
345 #define UDMA_PDMA_CH_MAIN0_MCSPI0_CH0_RX (0x4300U + 0U)
346 #define UDMA_PDMA_CH_MAIN0_MCSPI0_CH1_RX (0x4300U + 1U)
347 #define UDMA_PDMA_CH_MAIN0_MCSPI0_CH2_RX (0x4300U + 2U)
348 #define UDMA_PDMA_CH_MAIN0_MCSPI0_CH3_RX (0x4300U + 3U)
349 #define UDMA_PDMA_CH_MAIN0_MCSPI1_CH0_RX (0x4300U + 4U)
350 #define UDMA_PDMA_CH_MAIN0_MCSPI1_CH1_RX (0x4300U + 5U)
351 #define UDMA_PDMA_CH_MAIN0_MCSPI1_CH2_RX (0x4300U + 6U)
352 #define UDMA_PDMA_CH_MAIN0_MCSPI1_CH3_RX (0x4300U + 7U)
353 #define UDMA_PDMA_CH_MAIN0_MCSPI2_CH0_RX (0x4300U + 8U)
354 #define UDMA_PDMA_CH_MAIN0_MCSPI2_CH1_RX (0x4300U + 9U)
355 #define UDMA_PDMA_CH_MAIN0_MCSPI2_CH2_RX (0x4300U + 10U)
356 #define UDMA_PDMA_CH_MAIN0_MCSPI2_CH3_RX (0x4300U + 11U)
357 #define UDMA_PDMA_CH_MAIN0_MCSPI3_CH0_RX (0x4300U + 12U)
358 #define UDMA_PDMA_CH_MAIN0_MCSPI3_CH1_RX (0x4300U + 13U)
359 #define UDMA_PDMA_CH_MAIN0_MCSPI3_CH2_RX (0x4300U + 14U)
360 #define UDMA_PDMA_CH_MAIN0_MCSPI3_CH3_RX (0x4300U + 15U)
361 /*
362  * PDMA MAIN0 UART RX Channels
363  */
364 #define UDMA_PDMA_CH_MAIN0_UART0_RX (0x4400U + 0U)
365 #define UDMA_PDMA_CH_MAIN0_UART1_RX (0x4400U + 1U)
366 #define UDMA_PDMA_CH_MAIN0_UART2_RX (0x4400U + 2U)
367 #define UDMA_PDMA_CH_MAIN0_UART3_RX (0x4400U + 3U)
368 #define UDMA_PDMA_CH_MAIN0_UART4_RX (0x4400U + 4U)
369 #define UDMA_PDMA_CH_MAIN0_UART5_RX (0x4400U + 5U)
370 #define UDMA_PDMA_CH_MAIN0_UART6_RX (0x4400U + 6U)
371 /*
372  * PDMA MAIN0 MCASP RX Channels
373  */
374 #define UDMA_PDMA_CH_MAIN0_MCASP0_RX (0x4500U + 0U)
375 #define UDMA_PDMA_CH_MAIN0_MCASP1_RX (0x4500U + 1U)
376 #define UDMA_PDMA_CH_MAIN0_MCASP2_RX (0x4500U + 2U)
377 
389 /*
390  * PDMA MAIN0 MCSPI TX Channels
391  */
392 #define UDMA_PDMA_CH_MAIN0_MCSPI0_CH0_TX (UDMA_PDMA_CH_MAIN0_MCSPI0_CH0_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
393 #define UDMA_PDMA_CH_MAIN0_MCSPI0_CH1_TX (UDMA_PDMA_CH_MAIN0_MCSPI0_CH1_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
394 #define UDMA_PDMA_CH_MAIN0_MCSPI0_CH2_TX (UDMA_PDMA_CH_MAIN0_MCSPI0_CH2_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
395 #define UDMA_PDMA_CH_MAIN0_MCSPI0_CH3_TX (UDMA_PDMA_CH_MAIN0_MCSPI0_CH3_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
396 #define UDMA_PDMA_CH_MAIN0_MCSPI1_CH0_TX (UDMA_PDMA_CH_MAIN0_MCSPI1_CH0_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
397 #define UDMA_PDMA_CH_MAIN0_MCSPI1_CH1_TX (UDMA_PDMA_CH_MAIN0_MCSPI1_CH1_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
398 #define UDMA_PDMA_CH_MAIN0_MCSPI1_CH2_TX (UDMA_PDMA_CH_MAIN0_MCSPI1_CH2_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
399 #define UDMA_PDMA_CH_MAIN0_MCSPI1_CH3_TX (UDMA_PDMA_CH_MAIN0_MCSPI1_CH3_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
400 #define UDMA_PDMA_CH_MAIN0_MCSPI2_CH0_TX (UDMA_PDMA_CH_MAIN0_MCSPI2_CH0_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
401 #define UDMA_PDMA_CH_MAIN0_MCSPI2_CH1_TX (UDMA_PDMA_CH_MAIN0_MCSPI2_CH1_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
402 #define UDMA_PDMA_CH_MAIN0_MCSPI2_CH2_TX (UDMA_PDMA_CH_MAIN0_MCSPI2_CH2_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
403 #define UDMA_PDMA_CH_MAIN0_MCSPI2_CH3_TX (UDMA_PDMA_CH_MAIN0_MCSPI2_CH3_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
404 #define UDMA_PDMA_CH_MAIN0_MCSPI3_CH0_TX (UDMA_PDMA_CH_MAIN0_MCSPI3_CH0_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
405 #define UDMA_PDMA_CH_MAIN0_MCSPI3_CH1_TX (UDMA_PDMA_CH_MAIN0_MCSPI3_CH1_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
406 #define UDMA_PDMA_CH_MAIN0_MCSPI3_CH2_TX (UDMA_PDMA_CH_MAIN0_MCSPI3_CH2_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
407 #define UDMA_PDMA_CH_MAIN0_MCSPI3_CH3_TX (UDMA_PDMA_CH_MAIN0_MCSPI3_CH3_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
408 /*
409  * PDMA MAIN0 UART TX Channels
410  */
411 #define UDMA_PDMA_CH_MAIN0_UART0_TX (UDMA_PDMA_CH_MAIN0_UART0_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
412 #define UDMA_PDMA_CH_MAIN0_UART1_TX (UDMA_PDMA_CH_MAIN0_UART1_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
413 #define UDMA_PDMA_CH_MAIN0_UART2_TX (UDMA_PDMA_CH_MAIN0_UART2_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
414 #define UDMA_PDMA_CH_MAIN0_UART3_TX (UDMA_PDMA_CH_MAIN0_UART3_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
415 #define UDMA_PDMA_CH_MAIN0_UART4_TX (UDMA_PDMA_CH_MAIN0_UART4_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
416 #define UDMA_PDMA_CH_MAIN0_UART5_TX (UDMA_PDMA_CH_MAIN0_UART5_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
417 #define UDMA_PDMA_CH_MAIN0_UART6_TX (UDMA_PDMA_CH_MAIN0_UART6_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
418 /*
419  * PDMA MAIN0 MCASP TX Channels
420  */
421 #define UDMA_PDMA_CH_MAIN0_MCASP0_TX (UDMA_PDMA_CH_MAIN0_MCASP0_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
422 #define UDMA_PDMA_CH_MAIN0_MCASP1_TX (UDMA_PDMA_CH_MAIN0_MCASP1_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
423 #define UDMA_PDMA_CH_MAIN0_MCASP2_TX (UDMA_PDMA_CH_MAIN0_MCASP2_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
424 
436 /*
437  * PDMA MAIN1 MCSPI RX Channels
438  */
439 #define UDMA_PDMA_CH_MAIN1_MCSPI4_CH0_RX (0x4400U + 0U)
440 #define UDMA_PDMA_CH_MAIN1_MCSPI4_CH1_RX (0x4400U + 1U)
441 #define UDMA_PDMA_CH_MAIN1_MCSPI4_CH2_RX (0x4400U + 2U)
442 #define UDMA_PDMA_CH_MAIN1_MCSPI4_CH3_RX (0x4400U + 3U)
443 /*
444  * PDMA MAIN1 UART RX Channels
445  */
446 #define UDMA_PDMA_CH_MAIN1_UART2_RX (0x4400U + 4U)
447 #define UDMA_PDMA_CH_MAIN1_UART3_RX (0x4400U + 5U)
448 #define UDMA_PDMA_CH_MAIN1_UART4_RX (0x4400U + 6U)
449 #define UDMA_PDMA_CH_MAIN1_UART5_RX (0x4400U + 7U)
450 #define UDMA_PDMA_CH_MAIN1_UART6_RX (0x4400U + 8U)
451 /*
452  * PDMA MAIN1 MCAN RX Channels
453  */
454 #define UDMA_PDMA_CH_MAIN1_MCAN0_CH0_RX (0x4400U + 9U)
455 #define UDMA_PDMA_CH_MAIN1_MCAN0_CH1_RX (0x4400U + 10U)
456 #define UDMA_PDMA_CH_MAIN1_MCAN0_CH2_RX (0x4400U + 11U)
457 #define UDMA_PDMA_CH_MAIN1_MCAN1_CH0_RX (0x4400U + 12U)
458 #define UDMA_PDMA_CH_MAIN1_MCAN1_CH1_RX (0x4400U + 13U)
459 #define UDMA_PDMA_CH_MAIN1_MCAN1_CH2_RX (0x4400U + 14U)
460 /*
461  * PDMA MAIN1 ADC RX Channels
462  */
463 #define UDMA_PDMA_CH_MAIN1_ADC0_CH0_RX (0x4400U + 15U)
464 #define UDMA_PDMA_CH_MAIN1_ADC0_CH1_RX (0x4400U + 16U)
465 
477 /*
478  * PDMA MAIN1 MCSPI TX Channels
479  */
480 #define UDMA_PDMA_CH_MAIN1_MCSPI4_CH0_TX (UDMA_PDMA_CH_MAIN1_MCSPI4_CH0_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
481 #define UDMA_PDMA_CH_MAIN1_MCSPI4_CH1_TX (UDMA_PDMA_CH_MAIN1_MCSPI4_CH1_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
482 #define UDMA_PDMA_CH_MAIN1_MCSPI4_CH2_TX (UDMA_PDMA_CH_MAIN1_MCSPI4_CH2_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
483 #define UDMA_PDMA_CH_MAIN1_MCSPI4_CH3_TX (UDMA_PDMA_CH_MAIN1_MCSPI4_CH3_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
484 /*
485  * PDMA MAIN1 UART TX Channels
486  */
487 #define UDMA_PDMA_CH_MAIN1_UART2_TX (UDMA_PDMA_CH_MAIN1_UART2_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
488 #define UDMA_PDMA_CH_MAIN1_UART3_TX (UDMA_PDMA_CH_MAIN1_UART3_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
489 #define UDMA_PDMA_CH_MAIN1_UART4_TX (UDMA_PDMA_CH_MAIN1_UART4_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
490 #define UDMA_PDMA_CH_MAIN1_UART5_TX (UDMA_PDMA_CH_MAIN1_UART5_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
491 #define UDMA_PDMA_CH_MAIN1_UART6_TX (UDMA_PDMA_CH_MAIN1_UART6_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
492 /*
493  * PDMA MAIN1 MCAN TX Channels
494  */
495 #define UDMA_PDMA_CH_MAIN1_MCAN0_CH0_TX (UDMA_PDMA_CH_MAIN1_MCAN0_CH0_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
496 #define UDMA_PDMA_CH_MAIN1_MCAN0_CH1_TX (UDMA_PDMA_CH_MAIN1_MCAN0_CH1_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
497 #define UDMA_PDMA_CH_MAIN1_MCAN0_CH2_TX (UDMA_PDMA_CH_MAIN1_MCAN0_CH2_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
498 #define UDMA_PDMA_CH_MAIN1_MCAN1_CH0_TX (UDMA_PDMA_CH_MAIN1_MCAN1_CH0_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
499 #define UDMA_PDMA_CH_MAIN1_MCAN1_CH1_TX (UDMA_PDMA_CH_MAIN1_MCAN1_CH1_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
500 #define UDMA_PDMA_CH_MAIN1_MCAN1_CH2_TX (UDMA_PDMA_CH_MAIN1_MCAN1_CH2_RX | UDMA_PSIL_DEST_THREAD_OFFSET)
501 
503 /* Start of C7x events associated to CLEC that UDMA Driver will manage */
504 #define UDMA_C7X_CORE_INTR_OFFSET (32U)
505 /* Number of C7x Events available for UDMA */
506 #define UDMA_C7X_CORE_NUM_INTR (16)
507 
508 /* CLEC offset for VINT */
509 #define UDMA_VINT_CLEC_OFFSET (256)
510 
513 /* ========================================================================== */
514 /* Structure Declarations */
515 /* ========================================================================== */
516 
517 /* None */
518 
519 /* ========================================================================== */
520 /* Function Declarations */
521 /* ========================================================================== */
522 
528 uint32_t Udma_isCacheCoherent(void);
529 
530 /* ========================================================================== */
531 /* Static Function Definitions */
532 /* ========================================================================== */
533 
534 /* None */
535 
536 #ifdef __cplusplus
537 }
538 #endif
539 
540 #endif /* #ifndef UDMA_SOC_H_ */
Udma_isCacheCoherent
uint32_t Udma_isCacheCoherent(void)
Returns TRUE if the memory is cache coherent.