Go to the source code of this file.
◆ MCAN_MSG_RAM_MAX_WORD_COUNT
#define MCAN_MSG_RAM_MAX_WORD_COUNT (4352U) |
◆ CSL_CORE_ID_WKUP_R5FSS0_0
#define CSL_CORE_ID_WKUP_R5FSS0_0 (0x0U) |
◆ CSL_CORE_ID_R5FSS0_0
#define CSL_CORE_ID_R5FSS0_0 (0x1U) |
◆ CSL_CORE_ID_R5FSS0_1
#define CSL_CORE_ID_R5FSS0_1 (0x2U) |
◆ CSL_CORE_ID_R5FSS1_0
#define CSL_CORE_ID_R5FSS1_0 (0x3U) |
◆ CSL_CORE_ID_R5FSS1_1
#define CSL_CORE_ID_R5FSS1_1 (0x4U) |
◆ CSL_CORE_ID_C75SS0_0
#define CSL_CORE_ID_C75SS0_0 (0x5U) |
◆ CSL_CORE_ID_C75SS1_0
#define CSL_CORE_ID_C75SS1_0 (0x6U) |
◆ CSL_CORE_ID_HSM_M4FSS0_0
#define CSL_CORE_ID_HSM_M4FSS0_0 (0x7U) |
◆ CSL_CORE_ID_MAX
#define CSL_CORE_ID_MAX (0x8U) |
◆ CSL_CORE_ID_INVALID
#define CSL_CORE_ID_INVALID (0xFFU) |
◆ CSL_ARM_R5_CLUSTER_GROUP_ID_0
#define CSL_ARM_R5_CLUSTER_GROUP_ID_0 ((uint32_t) 0x00U) |
◆ CSL_ARM_R5_CPU_ID_0
#define CSL_ARM_R5_CPU_ID_0 ((uint32_t) 0x00U) |
◆ CSL_EPWM_PER_CNT
#define CSL_EPWM_PER_CNT (9U) |
Number of ePWM instances.