|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_PAUSE_ON_ERR_VALID ((uint32_t) 1u << 0u) |
| This file contains: More...
|
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_ATYPE_VALID ((uint32_t) 1u << 1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_CHAN_TYPE_VALID ((uint32_t) 1u << 2u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_FETCH_SIZE_VALID ((uint32_t) 1u << 3u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_CQ_QNUM_VALID ((uint32_t) 1u << 4u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_PRIORITY_VALID ((uint32_t) 1u << 5u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_QOS_VALID ((uint32_t) 1u << 6u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_ORDER_ID_VALID ((uint32_t) 1u << 7u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_SCHED_PRIORITY_VALID ((uint32_t) 1u << 8u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_BURST_SIZE_VALID ((uint32_t) 1u << 14U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_EXTENDED_CH_TYPE_VALID ((uint32_t) 1u << 16U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_PAUSE_ON_ERROR_DISABLED (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_PAUSE_ON_ERROR_ENABLED (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_ATYPE_PHYS (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_ATYPE_INTERMEDIATE (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_ATYPE_VIRTUAL (2u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_ATYPE_NON_COHERENT (3U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TYPE_PACKET (2u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TYPE_PACKET_SINGLE_BUF (3u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TYPE_3P_DMA_REF (10u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TYPE_3P_DMA_VAL (11u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TYPE_3P_BLOCK_REF (12u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TYPE_3P_BLOCK_VAL (13u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_SCHED_PRIOR_HIGH (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_SCHED_PRIOR_MEDHIGH (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_SCHED_PRIOR_MEDLOW (2u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_SCHED_PRIOR_LOW (3u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_FETCH_SIZE_MAX (127u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_QNUM_SUPPRESS (0xFFFFu) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_PRIORITY_MAX (7u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_QOS_MAX (7u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_ORDER_ID_MAX (15u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_BURST_SIZE_64_BYTES (1U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_BURST_SIZE_128_BYTES (2U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_BURST_SIZE_256_BYTES (3U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TX_FILT_EINFO_VALID ((uint32_t) 1U << 9U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TX_FILT_PSWORDS_VALID ((uint32_t) 1U << 10U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TX_SUPR_TDPKT_VALID ((uint32_t) 1U << 11U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TX_CREDIT_COUNT_VALID ((uint32_t) 1U << 12U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TX_FDEPTH_VALID ((uint32_t) 1U << 13U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_TX_TDTYPE_VALID ((uint32_t) 1U << 15U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_TX_CH_FILT_EINFO_DISABLED (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_TX_CH_FILT_EINFO_ENABLED (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_TX_CH_FILT_PSWORDS_DISABLED (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_TX_CH_FILT_PSWORDS_ENABLED (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_TX_CH_SUPPRESS_TD_DISABLED (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_TX_CH_SUPPRESS_TD_ENABLED (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_TX_CH_CREDIT_CNT_MAX (7u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_TX_CH_TDTYPE_IMMEDIATE (0U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_TX_CH_TDTYPE_WAIT (1U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_RX_FLOWID_START_VALID ((uint32_t) 1u << 9u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_RX_FLOWID_CNT_VALID ((uint32_t) 1u << 10u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_RX_IGNORE_SHORT_VALID ((uint32_t) 1u << 11u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_CH_RX_IGNORE_LONG_VALID ((uint32_t) 1u << 12u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_CH_PACKET_EXCEPTION (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_CH_PACKET_IGNORED (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_CH_FLOW_CNT_NONE (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_EINFO_PRESENT_VALID ((uint32_t) 1u << 0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_PSINFO_PRESENT_VALID ((uint32_t) 1u << 1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_ERROR_HANDLING_VALID ((uint32_t) 1u << 2u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_DESC_TYPE_VALID ((uint32_t) 1u << 3u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_SOP_OFFSET_VALID ((uint32_t) 1u << 4u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_QNUM_VALID ((uint32_t) 1u << 5u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_HI_VALID ((uint32_t) 1u << 6u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_LO_VALID ((uint32_t) 1u << 7u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_HI_VALID ((uint32_t) 1u << 8u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_LO_VALID ((uint32_t) 1u << 9u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_HI_SEL_VALID ((uint32_t) 1u << 10u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_LO_SEL_VALID ((uint32_t) 1u << 11u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_HI_SEL_VALID ((uint32_t) 1u << 12u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_LO_SEL_VALID ((uint32_t) 1u << 13u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ0_SZ0_QNUM_VALID ((uint32_t) 1u << 14u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ1_QNUM_VALID ((uint32_t) 1u << 15u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ2_QNUM_VALID ((uint32_t) 1u << 16u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ3_QNUM_VALID ((uint32_t) 1u << 17u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_PS_LOCATION_VALID ((uint32_t) 1u << 18u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_SIZE_THRESH0_VALID ((uint32_t) 1u << 0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_SIZE_THRESH1_VALID ((uint32_t) 1u << 1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_SIZE_THRESH2_VALID ((uint32_t) 1u << 2u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ0_SZ1_QNUM_VALID ((uint32_t) 1u << 3u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ0_SZ2_QNUM_VALID ((uint32_t) 1u << 4u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ0_SZ3_QNUM_VALID ((uint32_t) 1u << 5u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_SIZE_THRESH_EN_VALID ((uint32_t) 1u << 6u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_EINFO_NOT_PRESENT (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_EINFO_PRESENT (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_PSINFO_NOT_PRESENT (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_PSINFO_PRESENT (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_ERR_DROP (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_ERR_RETRY (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_PS_END_PD (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_PS_BEGIN_DB (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_DESC_HOST (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_DESC_MONO (2u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_SRC_SELECT_NONE (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_SRC_SELECT_CFG_TAG (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_SRC_SELECT_FLOW_ID (2u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_SRC_SELECT_SRC_TAG (4u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_DEST_SELECT_NONE (0u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_DEST_SELECT_CFG_TAG (1u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_DEST_SELECT_FLOW_ID (2u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_DEST_SELECT_DEST_TAG_LO (4u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_DEST_SELECT_DEST_TAG_HI (5u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_SOP_MAX (255u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_SIZE_THRESH_0_ENABLE (1U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_SIZE_THRESH_1_ENABLE (2U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_SIZE_THRESH_2_ENABLE (4U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_RX_FLOW_SIZE_THRESH_MAX (7u) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_DELEGATE_HOST_VALID ((uint32_t) 1U << 0U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_DELEGATE_CLEAR_VALID ((uint32_t) 1U << 1U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_FLOW_DELEGATE_CLEAR (1U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_GCFG_PERF_CTRL_VALID ((uint32_t) 1U << 0U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_GCFG_EMU_CTRL_VALID ((uint32_t) 1U << 1U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_GCFG_PSIL_TO_VALID ((uint32_t) 1U << 2U) |
|
#define | TISCI_MSG_VALUE_RM_UDMAP_GCFG_RFLOWFWSTAT_VALID ((uint32_t) 1U << 3U) |
|