CC13xx Driver Library
setup.c
Go to the documentation of this file.
1 /******************************************************************************
2 * Filename: setup.c
3 * Revised: 2015-09-11 15:03:47 +0200 (Fri, 11 Sep 2015)
4 * Revision: 44563
5 *
6 * Description: Setup file for CC13xx/CC26xx devices.
7 *
8 * Copyright (c) 2015, Texas Instruments Incorporated
9 * All rights reserved.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions are met:
13 *
14 * 1) Redistributions of source code must retain the above copyright notice,
15 * this list of conditions and the following disclaimer.
16 *
17 * 2) Redistributions in binary form must reproduce the above copyright notice,
18 * this list of conditions and the following disclaimer in the documentation
19 * and/or other materials provided with the distribution.
20 *
21 * 3) Neither the name of the ORGANIZATION nor the names of its contributors may
22 * be used to endorse or promote products derived from this software without
23 * specific prior written permission.
24 *
25 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
26 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
27 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
28 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
29 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 * POSSIBILITY OF SUCH DAMAGE.
36 *
37 ******************************************************************************/
38 
39 // Hardware headers
40 #include <inc/hw_memmap.h>
41 #include <inc/hw_types.h>
42 #include <inc/hw_adi.h>
43 #include <inc/hw_adi_0_rf.h>
44 #include <inc/hw_adi_1_synth.h>
45 #include <inc/hw_adi_2_refsys.h>
46 #include <inc/hw_adi_3_refsys.h>
47 #include <inc/hw_adi_4_aux.h>
48 #include <inc/hw_aon_ioc.h>
49 #include <inc/hw_aon_sysctl.h>
50 #include <inc/hw_aon_wuc.h>
51 #include <inc/hw_aux_wuc.h>
52 #include <inc/hw_ccfg.h>
53 #include <inc/hw_chip_def.h>
54 #include <inc/hw_ddi.h>
55 #include <inc/hw_flash.h>
56 #include <inc/hw_fcfg1.h>
57 #include <inc/hw_ddi_0_osc.h>
58 #include <inc/hw_prcm.h>
59 #include <inc/hw_vims.h>
60 #include <inc/hw_aon_batmon.h>
61 #include <inc/hw_aon_rtc.h>
62 // Driverlib headers
63 #include <driverlib/adi.h>
64 #include <driverlib/aon_batmon.h>
65 #include <driverlib/cpu.h>
66 #include <driverlib/chipinfo.h>
67 #include <driverlib/ddi.h>
68 #include <driverlib/ioc.h>
69 #include <driverlib/prcm.h>
70 #include <driverlib/setup.h>
71 #include <driverlib/sys_ctrl.h>
72 
73 // We need intrinsic functions for IAR (if used in source code)
74 #ifdef __IAR_SYSTEMS_ICC__
75 #include <intrinsics.h>
76 #endif
77 
78 //*****************************************************************************
79 //
80 // Function declarations
81 //
82 //*****************************************************************************
83 static uint32_t GetTrimForAdcShModeEn( uint32_t ui32Fcfg1Revision );
84 static uint32_t GetTrimForAdcShVbufEn( uint32_t ui32Fcfg1Revision );
85 static uint32_t GetTrimForAmpcompCtrl( uint32_t ui32Fcfg1Revision );
86 static uint32_t GetTrimForAmpcompTh1( void );
87 static uint32_t GetTrimForAmpcompTh2( void );
88 static uint32_t GetTrimForAnabypassValue1( uint32_t ccfg_ModeConfReg );
89 static uint32_t GetTrimForDblrLoopFilterResetVoltage( uint32_t ui32Fcfg1Revision );
90 static uint32_t GetTrimForRadcExtCfg( uint32_t ui32Fcfg1Revision );
91 static uint32_t GetTrimForRcOscLfIBiasTrim( uint32_t ui32Fcfg1Revision );
92 static uint32_t GetTrimForRcOscLfRtuneCtuneTrim( void );
93 static uint32_t GetTrimForXoscHfCtl( uint32_t ui32Fcfg1Revision );
94 static uint32_t GetTrimForXoscHfFastStart( void );
95 static uint32_t GetTrimForXoscHfIbiastherm( void );
96 static uint32_t GetTrimForXoscLfRegulatorAndCmirrwrRatio( uint32_t ui32Fcfg1Revision );
97 
98 int32_t SignExtendVddrTrimValue( uint32_t ui32VddrTrimVal );
99 static void HapiTrimDeviceColdReset( void );
100 static void HapiTrimDeviceShutDown( uint32_t ui32Fcfg1Revision );
101 static void HapiTrimDevicePowerDown( void );
102 
103 void SetVddrLevel( uint32_t ccfg_ModeConfReg );
104 
105 
106 //*****************************************************************************
107 //
109 //
110 //*****************************************************************************
111 #define DELAY_20_USEC 0x140
112 
113 
114 //*****************************************************************************
115 //
116 // Defined CPU delay macro with microseconds as input
117 // Quick check shows: (To be further investigated)
118 // At 48 MHz RCOSC and VIMS.CONTROL.PREFETCH = 0, there is 5 cycles
119 // At 48 MHz RCOSC and VIMS.CONTROL.PREFETCH = 1, there is 4 cycles
120 // At 24 MHz RCOSC and VIMS.CONTROL.PREFETCH = 0, there is 3 cycles
121 //
122 //*****************************************************************************
123 #define CPU_DELAY_MICRO_SECONDS( x ) \
124  CPUdelay(((uint32_t)((( x ) * 48.0 ) / 5.0 )) - 1 )
125 
126 
127 //*****************************************************************************
128 // Need to know the CCFG:MODE_CONF.VDDR_TRIM_SLEEP_DELTA field width in order
129 // to sign extend correctly but this is however not defined in the hardware
130 // description fields and is therefore defined separately here.
131 //*****************************************************************************
132 #define CCFG_MODE_CONF_VDDR_TRIM_SLEEP_DELTA_WIDTH 4
133 
134 
135 //*****************************************************************************
136 //
140 //
141 //*****************************************************************************
142 static void
144 {
145  //
146  // - Make sure to enable aggressive VIMS clock gating for power optimization
147  // Only for PG2 devices.
148  // - Enable cache prefetch enable as default setting
149  // (Slightly higher power consumption, but higher CPU performance)
150  // - IF ( CCFG_..._DIS_GPRAM == 1 )
151  // then: Enable cache (set cache mode = 1), even if set by ROM boot code
152  // (This is done because it's not set by boot code when running inside
153  // a debugger supporting the Halt In Boot (HIB) functionality).
154  // else: Set MODE_GPRAM if not already set (see inline comments as well)
155  //
156  uint32_t vimsCtlMode0 ;
157 
158  while ( HWREGBITW( VIMS_BASE + VIMS_O_STAT, VIMS_STAT_MODE_CHANGING_BITN )) {
159  // Do nothing - wait for an eventual ongoing mode change to complete.
160  // (There should typically be no wait time here, but need to be sure)
161  }
162 
163  //
164  // Note that Mode=0 is equal to MODE_GPRAM
165  //
166  vimsCtlMode0 = (( HWREG( VIMS_BASE + VIMS_O_CTL ) & ~VIMS_CTL_MODE_M ) | VIMS_CTL_DYN_CG_EN_M | VIMS_CTL_PREF_EN_M );
167 
168 
170  // Enable cache (and hence disable GPRAM)
171  HWREG( VIMS_BASE + VIMS_O_CTL ) = ( vimsCtlMode0 | VIMS_CTL_MODE_CACHE );
172  } else if (( HWREG( VIMS_BASE + VIMS_O_STAT ) & VIMS_STAT_MODE_M ) != VIMS_STAT_MODE_GPRAM ) {
173  //
174  // GPRAM is enabled in CCFG but not selected
175  // Note: It is recommended to go via MODE_OFF when switching to MODE_GPRAM
176  //
177  HWREG( VIMS_BASE + VIMS_O_CTL ) = ( vimsCtlMode0 | VIMS_CTL_MODE_OFF );
178  while (( HWREG( VIMS_BASE + VIMS_O_STAT ) & VIMS_STAT_MODE_M ) != VIMS_STAT_MODE_OFF ) {
179  // Do nothing - wait for an eventual mode change to complete (This goes fast).
180  }
181  HWREG( VIMS_BASE + VIMS_O_CTL ) = vimsCtlMode0;
182  } else {
183  // Correct mode, but make sure PREF_EN and DYN_CG_EN always are set
184  HWREG( VIMS_BASE + VIMS_O_CTL ) = vimsCtlMode0;
185  }
186 }
187 
188 
189 //*****************************************************************************
190 //
191 // Perform the necessary trim of the device which is not done in boot code
192 //
193 // This function should only execute coming from ROM boot. The current
194 // implementation does not take soft reset into account. However, it does no
195 // damage to execute it again. It only consumes time.
196 //
197 //*****************************************************************************
198 void
200 {
201  uint32_t ui32Fcfg1Revision;
202  uint32_t ui32AonSysResetctl;
203 
204  //
205  // Get layout revision of the factory configuration area
206  // (Handle undefined revision as revision = 0)
207  //
208  ui32Fcfg1Revision = HWREG(FCFG1_BASE + FCFG1_O_FCFG1_REVISION);
209  if ( ui32Fcfg1Revision == 0xFFFFFFFF ) {
210  ui32Fcfg1Revision = 0;
211  }
212 
213 
214  //
215  // This driverlib version and setup file is for CC13xx PG2.0 and later.
216  // Halt if violated
217  //
219 
220  //
221  // Enable standby in flash bank
222  //
224 
225  //
226  // Clock must always be enabled for the semaphore module (due to ADI/DDI HW workaround)
227  //
229 
230  //
231  // Warm resets on CC26XX complicates software design as much of our software
232  // expect that initialization is done from a full system reset.
233  // This includes RTC setup, oscillator configuration and AUX setup.
234  // To ensure a full reset of the device is done when customers get e.g. a Watchdog
235  // reset, the following is set here:
236  //
238 
239  //
240  // Select correct CACHE mode and set correct CACHE configuration
241  //
243 
244  // 1. Check for powerdown
245  // 2. Check for shutdown
246  // 3. Assume cold reset if none of the above.
247  //
248  // It is always assumed that the application will freeze the latches in
249  // AON_IOC when going to powerdown in order to retain the values on the IOs.
250  //
251  // NB. If this bit is not cleared before proceeding to powerdown, the IOs
252  // will all default to the reset configuration when restarting.
254  {
255  //
256  // NB. This should be calling a ROM implementation of required trim and
257  // compensation
258  // e.g. HapiTrimDevicePowerDown()
260  }
261  // Check for shutdown
262  //
263  // When device is going to shutdown the hardware will automatically clear
264  // the SLEEPDIS bit in the SLEEP register in the AON_SYSCTRL12 module.
265  // It is left for the application to assert this bit when waking back up,
266  // but not before the desired IO configuration has been re-established.
268  {
269  //
270  // NB. This should be calling a ROM implementation of required trim and
271  // compensation
272  // e.g. HapiTrimDeviceShutDown() -->
273  // HapiTrimDevicePowerDown();
274  HapiTrimDeviceShutDown(ui32Fcfg1Revision);
276  }
277  else
278  {
279  // Consider adding a check for soft reset to allow debugging to skip
280  // this section!!!
281  //
282  // NB. This should be calling a ROM implementation of required trim and
283  // compensation
284  // e.g. HapiTrimDeviceColdReset() -->
285  // HapiTrimDeviceShutDown() -->
286  // HapiTrimDevicePowerDown()
288  HapiTrimDeviceShutDown(ui32Fcfg1Revision);
290 
291  }
292 
293  //
294  // Set VIMS power domain control.
295  // PDCTL1VIMS = 0 ==> VIMS power domain is only powered when CPU power domain is powered
296  //
297  HWREG( PRCM_BASE + PRCM_O_PDCTL1VIMS ) = 0;
298 
299  //
300  // Configure optimal wait time for flash FSM in cases where flash pump
301  // wakes up from sleep
302  //
303  HWREG(FLASH_BASE + FLASH_O_FPAC1) = (HWREG(FLASH_BASE + FLASH_O_FPAC1) &
305  (0x139<<FLASH_FPAC1_PSLEEPTDIS_S);
306 
307  //
308  // And finally at the end of the flash boot process:
309  // SET BOOT_DET bits in AON_SYSCTL to 3 if already found to be 1
310  // Note: The BOOT_DET_x_CLR/SET bits must be manually cleared
311  //
312  if ((( HWREG( AON_SYSCTL_BASE + AON_SYSCTL_O_RESETCTL ) &
315  {
316  ui32AonSysResetctl = ( HWREG( AON_SYSCTL_BASE + AON_SYSCTL_O_RESETCTL ) &
320  HWREG( AON_SYSCTL_BASE + AON_SYSCTL_O_RESETCTL ) = ui32AonSysResetctl;
321  }
322 
323  //
324  // Make sure there are no ongoing VIMS mode change when leaving trimDevice()
325  // (There should typically be no wait time here, but need to be sure)
326  //
327  while ( HWREGBITW( VIMS_BASE + VIMS_O_STAT, VIMS_STAT_MODE_CHANGING_BITN )) {
328  // Do nothing - wait for an eventual ongoing mode change to complete.
329  }
330 }
331 
332 //*****************************************************************************
333 //
338 //
339 //*****************************************************************************
340 static void
342 {
343  //
344  // Currently no specific trim for Powerdown
345  //
346 }
347 
348 //*****************************************************************************
349 //
353 //
354 //*****************************************************************************
355 static void
356 SetAonRtcSubSecInc( uint32_t subSecInc )
357 {
358  //
359  // Loading a new RTCSUBSECINC value is done in 5 steps:
360  // 1. Write bit[15:0] of new SUBSECINC value to AUX_WUC_O_RTCSUBSECINC0
361  // 2. Write bit[23:16] of new SUBSECINC value to AUX_WUC_O_RTCSUBSECINC1
363  // 4. Wait for AUX_WUC_RTCSUBSECINCCTL_UPD_ACK
365  //
367  HWREG( AUX_WUC_BASE + AUX_WUC_O_RTCSUBSECINC1 ) = (( subSecInc >> 16 ) & AUX_WUC_RTCSUBSECINC1_INC23_16_M );
368 
372 }
373 
374 //*****************************************************************************
375 //
380 //
381 //*****************************************************************************
382 static void
383 HapiTrimDeviceShutDown(uint32_t ui32Fcfg1Revision)
384 {
385  uint32_t ui32Trim ;
386  uint32_t ccfg_ModeConfReg ;
387  uint32_t currentHfClock ;
388  uint32_t ccfgExtLfClk ;
389  int32_t i32VddrSleepTrim ;
390  int32_t i32VddrSleepDelta ;
391 
392  //
393  // Force AUX on and enable clocks
394  //
395  // No need to save the current status of the power/clock registers.
396  // At this point both AUX and AON should have been reset to 0x0.
397  //
399 
400  //
401  // Wait for power on on the AUX domain
402  //
404 
405  //
406  // Enable the clocks for AUX_DDI0_OSC and AUX_ADI4
407  //
410 
411  //
412  // It's found to be optimal to override the FCFG1..DCDC_IPEAK setting as follows:
413  // if ( alternative DCDC setting in CCFG is enabled ) ADI3..IPEAK = CCFG..DCDC_IPEAK
414  // else ADI3..IPEAK = 2
415  //
417  //
418  // ADI_3_REFSYS:DCDCCTL5[3] (=DITHER_EN) = CCFG_MODE_CONF_1[19] (=ALT_DCDC_DITHER_EN)
419  // ADI_3_REFSYS:DCDCCTL5[2:0](=IPEAK ) = CCFG_MODE_CONF_1[18:16](=ALT_DCDC_IPEAK )
420  // Using a single 4-bit masked write since layout is equal for both source and destination
421  //
422  HWREGB( ADI3_BASE + ADI_O_MASK4B + ( ADI_3_REFSYS_O_DCDCCTL5 * 2 )) = ( 0xF0 |
424 
425  // Shall use FCFG1 setting for CC13xx
426  } else {
427  HWREGB( ADI3_BASE + ADI_O_MASK4B + ( ADI_3_REFSYS_O_DCDCCTL5 * 2 )) = 0x72;
428  }
429 
430  //
431  // Enable for JTAG to be powered down (will still be powered on if debugger is connected)
432  //
434 
435  //
436  // read the MODE_CONF register in CCFG
437  //
438  ccfg_ModeConfReg = HWREG( CCFG_BASE + CCFG_O_MODE_CONF );
439 
440  //
441  // Check for CC13xx boost mode
442  // The combination VDDR_EXT_LOAD=0 and VDDS_BOD_LEVEL=1 is defined to selct boost mode
443  //
444  if ((( ccfg_ModeConfReg & CCFG_MODE_CONF_VDDR_EXT_LOAD ) == 0 ) &&
445  (( ccfg_ModeConfReg & CCFG_MODE_CONF_VDDS_BOD_LEVEL ) != 0 ) ) {
446  //
447  // Set VDDS_BOD trim - using masked write {MASK8:DATA8}
448  // - TRIM_VDDS_BOD is bits[7:3] of ADI3..REFSYSCTL1
449  // - Needs a positive transition on BOD_BG_TRIM_EN (bit[7] of REFSYSCTL3) to
450  // latch new VDDS BOD. Set to 0 first to guarantee a positive transition.
451  //
453 // if ( ccfg_ModeConfReg & CCFG_MODE_CONF_VDDS_BOD_LEVEL ) {
454  //
455  // VDDS_BOD_LEVEL = 1 means that boost mode is selected
456  // - Max out the VDDS_BOD trim (=VDDS_BOD_POS_31)
457  //
458  HWREGH( ADI3_BASE + ADI_O_MASK8B + ( ADI_3_REFSYS_O_REFSYSCTL1 * 2 )) =
461 // } else {
462 // //
463 // // VDDS_BOD_LEVEL = 0
464 // // - Set VDDS_BOD to FCFG1..TRIMBOD_H
465 // //
466 // HWREGH( ADI3_BASE + ADI_O_MASK8B + ( ADI_3_REFSYS_O_REFSYSCTL1 * 2 )) =
468 // ((( HWREG( FCFG1_BASE + FCFG1_O_VOLT_TRIM ) &
471 // }
473 
474  SetVddrLevel( ccfg_ModeConfReg );
475 
476  i32VddrSleepTrim = SignExtendVddrTrimValue((
477  HWREG( FCFG1_BASE + FCFG1_O_VOLT_TRIM ) &
480  } else
481  {
482  i32VddrSleepTrim = SignExtendVddrTrimValue((
483  HWREG( FCFG1_BASE + FCFG1_O_LDO_TRIM ) &
486  }
487 
488  //
489  // Adjust the VDDR_TRIM_SLEEP value with value adjustable by customer (CCFG_MODE_CONF_VDDR_TRIM_SLEEP_DELTA)
490  // Read and sign extend VddrSleepDelta (in range -8 to +7)
491  //
492  i32VddrSleepDelta = ((((int32_t)ccfg_ModeConfReg )
495  // Calculate new VDDR sleep trim
496  i32VddrSleepTrim = ( i32VddrSleepTrim + i32VddrSleepDelta + 1 );
497  if ( i32VddrSleepTrim > 21 ) i32VddrSleepTrim = 21;
498  if ( i32VddrSleepTrim < -10 ) i32VddrSleepTrim = -10;
499  // Write adjusted value using MASKED write (MASK8)
500  HWREGH( ADI3_BASE + ADI_O_MASK8B + ( ADI_3_REFSYS_O_DCDCCTL1 * 2 )) = (( ADI_3_REFSYS_DCDCCTL1_VDDR_TRIM_SLEEP_M << 8 ) |
502 
503  //
504  // set the RECHARGE source based upon CCFG:MODE_CONF:DCDC_RECHARGE
505  // Note: Inverse polarity
506  //
508  ((( ccfg_ModeConfReg >> CCFG_MODE_CONF_DCDC_RECHARGE_S ) & 1 ) ^ 1 );
509 
510  //
511  // set the ACTIVE source based upon CCFG:MODE_CONF:DCDC_ACTIVE
512  // Note: Inverse polarity
513  //
515  ((( ccfg_ModeConfReg >> CCFG_MODE_CONF_DCDC_ACTIVE_S ) & 1 ) ^ 1 );
516 
517  //
518  // Following sequence is required for using XOSCHF, if not included
519  // devices crashes when trying to switch to XOSCHF.
520  //
521  // Trim CAP settings. Get and set trim value for the ANABYPASS_VALUE1
522  // register
523  ui32Trim = GetTrimForAnabypassValue1( ccfg_ModeConfReg );
525 
526  // Trim RCOSC_LF. Get and set trim values for the RCOSCLF_RTUNE_TRIM and
527  // RCOSCLF_CTUNE_TRIM fields in the XOSCLF_RCOSCLF_CTRL register.
528  ui32Trim = GetTrimForRcOscLfRtuneCtuneTrim();
533  ui32Trim);
534 
535  // Trim XOSCHF IBIAS THERM. Get and set trim value for the
536  // XOSCHF IBIAS THERM bit field in the ANABYPASS_VALUE2 register. Other
537  // register bit fields are set to 0.
538  ui32Trim = GetTrimForXoscHfIbiastherm();
541 
542  // Trim AMPCOMP settings required before switch to XOSCHF
543  ui32Trim = GetTrimForAmpcompTh2();
545  ui32Trim = GetTrimForAmpcompTh1();
547  ui32Trim = GetTrimForAmpcompCtrl( ui32Fcfg1Revision );
549 
550  //
551  // Set trim for DDI_0_OSC_ADCDOUBLERNANOAMPCTL_ADC_SH_MODE_EN in accordance to FCFG1 setting
552  // This is bit[5] in the DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL register
553  // Using MASK4 write + 1 => writing to bits[7:4]
554  //
555  ui32Trim = GetTrimForAdcShModeEn( ui32Fcfg1Revision );
556  HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL * 2 ) + 1 ) =
557  ( 0x20 | ( ui32Trim << 1 ));
558 
559  //
560  // Set trim for DDI_0_OSC_ADCDOUBLERNANOAMPCTL_ADC_SH_VBUF_EN in accordance to FCFG1 setting
561  // This is bit[4] in the DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL register
562  // Using MASK4 write + 1 => writing to bits[7:4]
563  //
564  ui32Trim = GetTrimForAdcShVbufEn( ui32Fcfg1Revision );
565  HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL * 2 ) + 1 ) =
566  ( 0x10 | ( ui32Trim ));
567 
568  //
569  // Set trim for the PEAK_DET_ITRIM, HP_BUF_ITRIM and LP_BUF_ITRIM bit fields
570  // in the DDI0_OSC_O_XOSCHFCTL register in accordance to FCFG1 setting.
571  // Remaining register bit fields are set to their reset values of 0.
572  //
573  ui32Trim = GetTrimForXoscHfCtl(ui32Fcfg1Revision);
575 
576  //
577  // Set trim for DBLR_LOOP_FILTER_RESET_VOLTAGE in accordance to FCFG1 setting
578  // (This is bits [18:17] in DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL)
579  // (Using MASK4 write + 4 => writing to bits[19:16] => (4*4))
580  // (Assuming: DDI_0_OSC_ADCDOUBLERNANOAMPCTL_DBLR_LOOP_FILTER_RESET_VOLTAGE_S = 17 and
581  // that DDI_0_OSC_ADCDOUBLERNANOAMPCTL_DBLR_LOOP_FILTER_RESET_VOLTAGE_M = 0x00060000)
582  //
583  ui32Trim = GetTrimForDblrLoopFilterResetVoltage( ui32Fcfg1Revision );
584  HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( DDI_0_OSC_O_ADCDOUBLERNANOAMPCTL * 2 ) + 4 ) =
585  ( 0x60 | ( ui32Trim << 1 ));
586 
587  //
588  // Update DDI_0_OSC_ATESTCTL_ATESTLF_RCOSCLF_IBIAS_TRIM with data from
590  // This is DDI_0_OSC_O_ATESTCTL bit[7]
591  // ( DDI_0_OSC_O_ATESTCTL is currently hidden (but=0x00000020))
592  // Using MASK4 write + 1 => writing to bits[7:4]
593  //
594  ui32Trim = GetTrimForRcOscLfIBiasTrim( ui32Fcfg1Revision );
595  HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( 0x00000020 * 2 ) + 1 ) =
596  ( 0x80 | ( ui32Trim << 3 ));
597 
598  //
601  // This can be simplified since the registers are packed together in the same
602  // order both in FCFG1 and in the HW register.
603  // This spans DDI_0_OSC_O_LFOSCCTL bits[23:18]
604  // Using MASK8 write + 4 => writing to bits[23:16]
605  //
606  ui32Trim = GetTrimForXoscLfRegulatorAndCmirrwrRatio( ui32Fcfg1Revision );
607  HWREGH( AUX_DDI0_OSC_BASE + DDI_O_MASK8B + ( DDI_0_OSC_O_LFOSCCTL * 2 ) + 4 ) =
608  ( 0xFC00 | ( ui32Trim << 2 ));
609 
610  //
611  // Set trim the HPM_IBIAS_WAIT_CNT, LPM_IBIAS_WAIT_CNT and IDAC_STEP bit
612  // fields in the DDI0_OSC_O_RADCEXTCFG register in accordance to FCFG1 setting.
613  // Remaining register bit fields are set to their reset values of 0.
614  //
615  ui32Trim = GetTrimForRadcExtCfg(ui32Fcfg1Revision);
617 
618  // Setting FORCE_KICKSTART_EN (ref. CC26_V1_BUG00261). Should also be done for PG2
619  // (This is bit 22 in DDI_0_OSC_O_CTL0)
620  HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( DDI_0_OSC_O_CTL0 * 2 ) + 5 ) = 0x44;
621 
622  // XOSC source is a 24 MHz xtal (default)
623  // Set bit DDI_0_OSC_CTL0_XTAL_IS_24M (this is bit 31 in DDI_0_OSC_O_CTL0)
624  HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( DDI_0_OSC_O_CTL0 * 2 ) + 7 ) = 0x88;
625 
626  // Setting DDI_0_OSC_CTL1_XOSC_HF_FAST_START according to value found in FCFG1
627  ui32Trim = GetTrimForXoscHfFastStart();
628  HWREGB( AUX_DDI0_OSC_BASE + DDI_O_MASK4B + ( 0x00000004 * 2 )) = ( 0x30 | ui32Trim );
629 
630  //
631  // setup the LF clock based upon CCFG:MODE_CONF:SCLK_LF_OPTION
632  //
633  switch (( ccfg_ModeConfReg & CCFG_MODE_CONF_SCLK_LF_OPTION_M ) >> CCFG_MODE_CONF_SCLK_LF_OPTION_S ) {
634  case 0 : // XOSC_HF_DLF (XOSCHF/1536) -> SCLK_LF (=31250Hz)
636  SetAonRtcSubSecInc( 0x8637BD );
637  break;
638  case 1 : // EXTERNAL signal -> SCLK_LF (frequency=2^38/CCFG_EXT_LF_CLK_RTC_INCREMENT)
639  // Set SCLK_LF to use the same source as SCLK_HF
640  // Can be simplified a bit since possible return values for HF matches LF settings
641  currentHfClock = OSCClockSourceGet( OSC_SRC_CLK_HF );
642  OSCClockSourceSet( OSC_SRC_CLK_LF, currentHfClock );
643  while( OSCClockSourceGet( OSC_SRC_CLK_LF ) != currentHfClock ) {
644  // Wait until switched
645  }
646  ccfgExtLfClk = HWREG( CCFG_BASE + CCFG_O_EXT_LF_CLK );
650  IOC_STD_INPUT | IOC_HYST_ENABLE ); // Route external clock to AON IOC w/hysteresis
651  // Set XOSC_LF in bypass mode to allow external 32k clock
653  // Fall through to set XOSC_LF as SCLK_LF source
654  case 2 : // XOSC_LF -> SLCK_LF (32768 Hz)
656  break;
657  default : // (=3) RCOSC_LF
659  break;
660  }
661 
662  //
663  // Update ADI_4_AUX_ADCREF1_VTRIM with value from FCFG1
664  //
665  HWREGB( AUX_ADI4_BASE + ADI_4_AUX_O_ADCREF1 ) =
670 
671  //
672  // Set ADI_4_AUX:ADC0.SMPL_CYCLE_EXP to it's default minimum value (=3)
673  // (Note: Using MASK8B requires that the bits to be modified must be within the same
674  // byte boundary which is the case for the ADI_4_AUX_ADC0_SMPL_CYCLE_EXP field)
675  //
676  HWREGH( AUX_ADI4_BASE + ADI_O_MASK8B + ( ADI_4_AUX_O_ADC0 * 2 )) =
678 
679  //
680  // Sync with AON
681  //
682  SysCtrlAonSync();
683 
684  //
685  // Allow AUX to power down
686  //
688 
689  //
690  // Leaving on AUX and clock for AUX_DDI0_OSC on but turn off clock for AUX_ADI4
691  //
693 
694  // Disable EFUSE clock
696 }
697 
698 //*****************************************************************************
699 //
703 //
704 //*****************************************************************************
705 int32_t
706 SignExtendVddrTrimValue( uint32_t ui32VddrTrimVal )
707 {
708  //
709  // The VDDR trim value is 5 bits representing the range from -10 to +21
710  // (where -10=0x16, -1=0x1F, 0=0x00, 1=0x01 and +21=0x15)
711  //
712  int32_t i32SignedVddrVal = ui32VddrTrimVal;
713  if ( i32SignedVddrVal > 0x15 ) {
714  i32SignedVddrVal -= 0x20;
715  }
716  return ( i32SignedVddrVal );
717 }
718 
719 //*****************************************************************************
720 //
724 //
725 //*****************************************************************************
726 static void
728 {
729  //
730  // Currently no specific trim for Cold Reset
731  //
732 }
733 
734 //*****************************************************************************
735 //
737 //
738 //*****************************************************************************
739 static uint32_t
740 GetTrimForAnabypassValue1( uint32_t ccfg_ModeConfReg )
741 {
742  uint32_t ui32Fcfg1Value ;
743  uint32_t ui32XoscHfRow ;
744  uint32_t ui32XoscHfCol ;
745  int32_t i32CustomerDeltaAdjust ;
746  uint32_t ui32TrimValue ;
747 
748  // Use device specific trim values located in factory configuration
749  // area for the XOSC_HF_COLUMN_Q12 and XOSC_HF_ROW_Q12 bit fields in
750  // the ANABYPASS_VALUE1 register. Value for the other bit fields
751  // are set to 0.
752 
753  ui32Fcfg1Value = HWREG(FCFG1_BASE + FCFG1_O_CONFIG_OSC_TOP);
754  ui32XoscHfRow = (( ui32Fcfg1Value &
757  ui32XoscHfCol = (( ui32Fcfg1Value &
760 
761  i32CustomerDeltaAdjust = 0;
762  if (( ccfg_ModeConfReg & CCFG_MODE_CONF_XOSC_CAP_MOD ) == 0 ) {
763  // XOSC_CAP_MOD = 0 means: CAP_ARRAY_DELTA is in use -> Apply compensation
764  // XOSC_CAPARRAY_DELTA is located in bit[15:8] of ccfg_ModeConfReg
765  // Note: HW_REV_DEPENDENT_IMPLEMENTATION. Field width is not given by
766  // a define and sign extension must therefore be hardcoded.
767  // ( A small test program is created verifying the code lines below:
768  // Ref.: ..\test\small_standalone_test_programs\CapArrayDeltaAdjust_test.c)
769  i32CustomerDeltaAdjust = ((int32_t)ccfg_ModeConfReg << 16 ) >> 24;
770 
771  while ( i32CustomerDeltaAdjust < 0 ) {
772  ui32XoscHfCol >>= 1; // COL 1 step down
773  if ( ui32XoscHfCol == 0 ) { // if COL below minimum
774  ui32XoscHfCol = 0xFFFF; // Set COL to maximum
775  ui32XoscHfRow >>= 1; // ROW 1 step down
776  if ( ui32XoscHfRow == 0 ) { // if ROW below minimum
777  ui32XoscHfRow = 1; // Set both ROW and COL
778  ui32XoscHfCol = 1; // to minimum
779  }
780  }
781  i32CustomerDeltaAdjust++;
782  }
783  while ( i32CustomerDeltaAdjust > 0 ) {
784  ui32XoscHfCol = ( ui32XoscHfCol << 1 ) | 1; // COL 1 step up
785  if ( ui32XoscHfCol > 0xFFFF ) { // if COL above maximum
786  ui32XoscHfCol = 1; // Set COL to minimum
787  ui32XoscHfRow = ( ui32XoscHfRow << 1 ) | 1; // ROW 1 step up
788  if ( ui32XoscHfRow > 0xF ) { // if ROW above maximum
789  ui32XoscHfRow = 0xF; // Set both ROW and COL
790  ui32XoscHfCol = 0xFFFF; // to maximum
791  }
792  }
793  i32CustomerDeltaAdjust--;
794  }
795  }
796 
797  ui32TrimValue = (( ui32XoscHfRow << DDI_0_OSC_ANABYPASSVAL1_XOSC_HF_ROW_Q12_S ) |
798  ( ui32XoscHfCol << DDI_0_OSC_ANABYPASSVAL1_XOSC_HF_COLUMN_Q12_S ) );
799 
800  return (ui32TrimValue);
801 }
802 
803 //*****************************************************************************
804 //
807 //
808 //*****************************************************************************
809 static uint32_t
811 {
812  uint32_t ui32TrimValue;
813 
814  // Use device specific trim values located in factory configuration
815  // area
816  ui32TrimValue =
821 
822  ui32TrimValue |=
827 
828  return(ui32TrimValue);
829 }
830 
831 //*****************************************************************************
832 //
835 //
836 //*****************************************************************************
837 static uint32_t
839 {
840  uint32_t ui32TrimValue;
841 
842  // Use device specific trim value located in factory configuration
843  // area
844  ui32TrimValue =
848 
849  return(ui32TrimValue);
850 }
851 
852 //*****************************************************************************
853 //
855 //
856 //*****************************************************************************
857 static uint32_t
859 {
860  uint32_t ui32TrimValue;
861  uint32_t ui32Fcfg1Value;
862 
863  // Use device specific trim value located in factory configuration
864  // area. All defined register bit fields have corresponding trim
865  // value in the factory configuration area
866  ui32Fcfg1Value = HWREG(FCFG1_BASE + FCFG1_O_AMPCOMP_TH2);
867  ui32TrimValue = ((ui32Fcfg1Value &
871  ui32TrimValue |= (((ui32Fcfg1Value &
875  ui32TrimValue |= (((ui32Fcfg1Value &
879  ui32TrimValue |= (((ui32Fcfg1Value &
883 
884  return(ui32TrimValue);
885 }
886 
887 //*****************************************************************************
888 //
890 //
891 //*****************************************************************************
892 static uint32_t
894 {
895  uint32_t ui32TrimValue;
896  uint32_t ui32Fcfg1Value;
897 
898  // Use device specific trim values located in factory configuration
899  // area. All defined register bit fields have a corresponding trim
900  // value in the factory configuration area
901  ui32Fcfg1Value = HWREG(FCFG1_BASE + FCFG1_O_AMPCOMP_TH1);
902  ui32TrimValue = (((ui32Fcfg1Value &
906  ui32TrimValue |= (((ui32Fcfg1Value &
910  ui32TrimValue |= (((ui32Fcfg1Value &
914  ui32TrimValue |= (((ui32Fcfg1Value &
918 
919  return(ui32TrimValue);
920 }
921 
922 //*****************************************************************************
923 //
925 //
926 //*****************************************************************************
927 static uint32_t
928 GetTrimForAmpcompCtrl( uint32_t ui32Fcfg1Revision )
929 {
930  uint32_t ui32TrimValue ;
931  uint32_t ui32Fcfg1Value ;
932  uint32_t ibiasOffset ;
933  uint32_t ibiasInit ;
934  uint32_t modeConf1 ;
935  int32_t deltaAdjust ;
936 
937  // Use device specific trim values located in factory configuration
938  // area. Register bit fields without trim values in the factory
939  // configuration area will be set to the value of 0.
940  ui32Fcfg1Value = HWREG( FCFG1_BASE + FCFG1_O_AMPCOMP_CTRL1 );
941 
942  ibiasOffset = ( ui32Fcfg1Value &
945  ibiasInit = ( ui32Fcfg1Value &
948 
950  // Adjust with DELTA_IBIAS_OFFSET and DELTA_IBIAS_INIT from CCFG
951  modeConf1 = HWREG( CCFG_BASE + CCFG_O_MODE_CONF_1 );
952 
953  // Both fields are signed 4-bit values. This is an assumption when doing the sign extension.
954  deltaAdjust = ((int32_t)modeConf1 << ( 32 - CCFG_MODE_CONF_1_DELTA_IBIAS_OFFSET_S - 4 )) >> 28;
955  deltaAdjust += (int32_t)ibiasOffset;
956  if ( deltaAdjust < 0 ) {
957  deltaAdjust = 0;
958  }
961  }
962  ibiasOffset = (uint32_t)deltaAdjust;
963 
964  deltaAdjust = ((int32_t)modeConf1 << ( 32 - CCFG_MODE_CONF_1_DELTA_IBIAS_INIT_S - 4 )) >> 28;
965  deltaAdjust += (int32_t)ibiasInit;
966  if ( deltaAdjust < 0 ) {
967  deltaAdjust = 0;
968  }
971  }
972  ibiasInit = (uint32_t)deltaAdjust;
973  }
974  ui32TrimValue = ( ibiasOffset << DDI_0_OSC_AMPCOMPCTL_IBIAS_OFFSET_S ) |
975  ( ibiasInit << DDI_0_OSC_AMPCOMPCTL_IBIAS_INIT_S ) ;
976 
977  ui32TrimValue |= (((ui32Fcfg1Value &
981  ui32TrimValue |= (((ui32Fcfg1Value &
985  ui32TrimValue |= (((ui32Fcfg1Value &
989 
990  if ( ui32Fcfg1Revision >= 0x00000022 ) {
991  ui32TrimValue |= ((( ui32Fcfg1Value &
995  }
996 
997  return(ui32TrimValue);
998 }
999 
1000 //*****************************************************************************
1001 //
1003 //
1004 //*****************************************************************************
1005 static uint32_t
1006 GetTrimForDblrLoopFilterResetVoltage( uint32_t ui32Fcfg1Revision )
1007 {
1008  uint32_t dblrLoopFilterResetVoltageValue = 0; // Reset value
1009 
1010  if ( ui32Fcfg1Revision >= 0x00000020 ) {
1011  dblrLoopFilterResetVoltageValue = ( HWREG( FCFG1_BASE + FCFG1_O_MISC_OTP_DATA_1 ) &
1014  }
1015 
1016  return ( dblrLoopFilterResetVoltageValue );
1017 }
1018 
1019 //*****************************************************************************
1020 //
1022 //
1023 //*****************************************************************************
1024 static uint32_t
1025 GetTrimForAdcShModeEn( uint32_t ui32Fcfg1Revision )
1026 {
1027  uint32_t getTrimForAdcShModeEnValue = 1; // Recommended default setting
1028 
1029  if ( ui32Fcfg1Revision >= 0x00000022 ) {
1030  getTrimForAdcShModeEnValue = ( HWREG( FCFG1_BASE + FCFG1_O_OSC_CONF ) &
1033  }
1034 
1035  return ( getTrimForAdcShModeEnValue );
1036 }
1037 
1038 //*****************************************************************************
1039 //
1041 //
1042 //*****************************************************************************
1043 static uint32_t
1044 GetTrimForAdcShVbufEn( uint32_t ui32Fcfg1Revision )
1045 {
1046  uint32_t getTrimForAdcShVbufEnValue = 1; // Recommended default setting
1047 
1048  if ( ui32Fcfg1Revision >= 0x00000022 ) {
1049  getTrimForAdcShVbufEnValue = ( HWREG( FCFG1_BASE + FCFG1_O_OSC_CONF ) &
1052  }
1053 
1054  return ( getTrimForAdcShVbufEnValue );
1055 }
1056 
1057 //*****************************************************************************
1058 //
1060 //
1061 //*****************************************************************************
1062 static uint32_t
1063 GetTrimForXoscHfCtl( uint32_t ui32Fcfg1Revision )
1064 {
1065  uint32_t getTrimForXoschfCtlValue = 0; // Recommended default setting
1066  uint32_t fcfg1Data;
1067 
1068  if ( ui32Fcfg1Revision >= 0x00000020 ) {
1069  fcfg1Data = HWREG( FCFG1_BASE + FCFG1_O_MISC_OTP_DATA_1 );
1070  getTrimForXoschfCtlValue =
1071  ( ( ( fcfg1Data & FCFG1_MISC_OTP_DATA_1_PEAK_DET_ITRIM_M ) >>
1074 
1075  getTrimForXoschfCtlValue |=
1076  ( ( ( fcfg1Data & FCFG1_MISC_OTP_DATA_1_HP_BUF_ITRIM_M ) >>
1079 
1080  getTrimForXoschfCtlValue |=
1081  ( ( ( fcfg1Data & FCFG1_MISC_OTP_DATA_1_LP_BUF_ITRIM_M ) >>
1084  }
1085 
1086  return ( getTrimForXoschfCtlValue );
1087 }
1088 
1089 //*****************************************************************************
1090 //
1092 //
1093 //*****************************************************************************
1094 static uint32_t
1096 {
1097  uint32_t ui32XoscHfFastStartValue ;
1098 
1099  // Get value from FCFG1
1100  ui32XoscHfFastStartValue = ( HWREG( FCFG1_BASE + FCFG1_O_OSC_CONF ) &
1103 
1104  return ( ui32XoscHfFastStartValue );
1105 }
1106 
1107 //*****************************************************************************
1108 //
1110 //
1111 //*****************************************************************************
1112 static uint32_t
1113 GetTrimForRadcExtCfg( uint32_t ui32Fcfg1Revision )
1114 {
1115  uint32_t getTrimForRadcExtCfgValue = 0x403F8000; // Recommended default setting
1116  uint32_t fcfg1Data;
1117 
1118  if ( ui32Fcfg1Revision >= 0x00000020 ) {
1119  fcfg1Data = HWREG( FCFG1_BASE + FCFG1_O_MISC_OTP_DATA_1 );
1120  getTrimForRadcExtCfgValue =
1121  ( ( ( fcfg1Data & FCFG1_MISC_OTP_DATA_1_HPM_IBIAS_WAIT_CNT_M ) >>
1124 
1125  getTrimForRadcExtCfgValue |=
1126  ( ( ( fcfg1Data & FCFG1_MISC_OTP_DATA_1_LPM_IBIAS_WAIT_CNT_M ) >>
1129 
1130  getTrimForRadcExtCfgValue |=
1131  ( ( ( fcfg1Data & FCFG1_MISC_OTP_DATA_1_IDAC_STEP_M ) >>
1134  }
1135 
1136  return ( getTrimForRadcExtCfgValue );
1137 }
1138 
1139 //*****************************************************************************
1140 //
1142 //
1143 //*****************************************************************************
1144 static uint32_t
1145 GetTrimForRcOscLfIBiasTrim( uint32_t ui32Fcfg1Revision )
1146 {
1147  uint32_t trimForRcOscLfIBiasTrimValue = 0; // Default value
1148 
1149  if ( ui32Fcfg1Revision >= 0x00000022 ) {
1150  trimForRcOscLfIBiasTrimValue = ( HWREG( FCFG1_BASE + FCFG1_O_OSC_CONF ) &
1153  }
1154 
1155  return ( trimForRcOscLfIBiasTrimValue );
1156 }
1157 
1158 //*****************************************************************************
1159 //
1162 //
1163 //*****************************************************************************
1164 static uint32_t
1165 GetTrimForXoscLfRegulatorAndCmirrwrRatio( uint32_t ui32Fcfg1Revision )
1166 {
1167  uint32_t trimForXoscLfRegulatorAndCmirrwrRatioValue = 0; // Default value for both fields
1168 
1169  if ( ui32Fcfg1Revision >= 0x00000022 ) {
1170  trimForXoscLfRegulatorAndCmirrwrRatioValue = ( HWREG( FCFG1_BASE + FCFG1_O_OSC_CONF ) &
1174  }
1175 
1176  return ( trimForXoscLfRegulatorAndCmirrwrRatioValue );
1177 }
1178 
1179 
1180 //*****************************************************************************
1181 //
1182 // SetVddrLevel()
1183 // Set VDDR boost mode (by setting VDDR_TRIM to FCFG1..VDDR_TRIM_HH and setting VDDS_BOD to max)
1184 //
1185 //*****************************************************************************
1186 void
1187 SetVddrLevel( uint32_t ccfg_ModeConfReg )
1188 {
1189  uint32_t newTrimRaw ;
1190  int32_t targetTrim ;
1191  int32_t currentTrim ;
1192  int32_t deltaTrim ;
1193 
1194 // if ( ccfg_ModeConfReg & CCFG_MODE_CONF_VDDS_BOD_LEVEL ) {
1195  //
1196  // VDDS_BOD_LEVEL = 1 means that boost mode is selected
1197  // - Step up VDDR_TRIM to FCFG1..VDDR_TRIM_HH
1198  //
1199  newTrimRaw = (( HWREG( FCFG1_BASE + FCFG1_O_VOLT_TRIM ) &
1202 // } else {
1203 // //
1204 // // VDDS_BOD_LEVEL = 0
1205 // // - Step up VDDR_TRIM to FCFG1..VDDR_TRIM_H
1206 // //
1207 // newTrimRaw = (( HWREG( FCFG1_BASE + FCFG1_O_VOLT_TRIM ) &
1210 // }
1211  targetTrim = SignExtendVddrTrimValue( newTrimRaw );
1212  currentTrim = SignExtendVddrTrimValue((
1213  HWREGB( ADI3_BASE + ADI_3_REFSYS_O_DCDCCTL0 ) &
1216 
1217  if ( currentTrim != targetTrim ) {
1218  // Disable VDDR BOD
1220 
1221  while ( currentTrim != targetTrim ) {
1222  deltaTrim = targetTrim - currentTrim;
1223  if ( deltaTrim > 2 ) deltaTrim = 2;
1224  if ( deltaTrim < -2 ) deltaTrim = -2;
1225  currentTrim += deltaTrim;
1226 
1227  HWREG( AON_RTC_BASE + AON_RTC_O_SYNC ); // Wait one SCLK_LF period
1228 
1229  HWREGH( ADI3_BASE + ADI_O_MASK8B + ( ADI_3_REFSYS_O_DCDCCTL0 * 2 )) =
1230  ( ADI_3_REFSYS_DCDCCTL0_VDDR_TRIM_M << 8 ) | (( currentTrim <<
1233 
1234  HWREG( AON_RTC_BASE + AON_RTC_O_SYNC ) = 1; // Force SCLK_LF period wait on next read
1235  }
1236 
1237  HWREG( AON_RTC_BASE + AON_RTC_O_SYNC ); // Wait one SCLK_LF period
1238  HWREG( AON_RTC_BASE + AON_RTC_O_SYNC ) = 1; // Force SCLK_LF period wait on next read
1239  HWREG( AON_RTC_BASE + AON_RTC_O_SYNC ); // Wait one more SCLK_LF period before re-enabling VDDR BOD
1241  HWREG( AON_RTC_BASE + AON_RTC_O_SYNC ); // And finally wait for VDDR_LOSS_EN setting to propagate
1242  }
1243 }
static void SysCtrlAonSync(void)
Sync all accesses to the AON register interface.
Definition: sys_ctrl.h:246
#define IOC_PORT_AON_CLK32K
Definition: ioc.h:174
static void DDI32RegWrite(uint32_t ui32Base, uint32_t ui32Reg, uint32_t ui32Val)
Write a 32 bit value to a register in the DDI slave.
Definition: ddi.h:235
#define AUX_WUC_POWER_DOWN
Definition: aux_wuc.h:95
static void HapiTrimDevicePowerDown(void)
Trims to be applied when coming from POWER_DOWN (also called when coming from SHUTDOWN and PIN_RESET)...
Definition: setup.c:341
static void HapiTrimDeviceShutDown(uint32_t ui32Fcfg1Revision)
Trims to be applied when coming from SHUTDOWN (also called when coming from PIN_RESET).
Definition: setup.c:383
static uint32_t GetTrimForRadcExtCfg(uint32_t ui32Fcfg1Revision)
Returns the trim value to be used for the RADCEXTCFG register in OSC_DIG.
Definition: setup.c:1113
void AUXWUCPowerCtrl(uint32_t ui32PowerMode)
Control the power to the AUX domain.
Definition: aux_wuc.c:274
static uint32_t GetTrimForRcOscLfRtuneCtuneTrim(void)
Returns the trim value to be used for the RCOSCLF_RTUNE_TRIM and the RCOSCLF_CTUNE_TRIM bit fields in...
Definition: setup.c:810
uint32_t OSCClockSourceGet(uint32_t ui32SrcClk)
Get the source clock settings.
Definition: osc.c:144
void DDI16BitfieldWrite(uint32_t ui32Base, uint32_t ui32Reg, uint32_t ui32Mask, uint32_t ui32Shift, uint16_t ui32Data)
Write a bitfield via the DDI using 16-bit maskable write.
Definition: ddi.c:108
#define IOC_STD_INPUT
Definition: ioc.h:298
int32_t SignExtendVddrTrimValue(uint32_t ui32VddrTrimVal)
Sign extend the VDDR_TRIM setting (special format ranging from -10 to +21)
Definition: setup.c:706
void ThisCodeIsBuiltForCC13xxHwRev20AndLater_HaltIfViolated(void)
Verifies that curent chip is built for CC13xx HwRev 2.0 or later and never returns if violated...
Definition: chipinfo.c:165
static uint32_t GetTrimForRcOscLfIBiasTrim(uint32_t ui32Fcfg1Revision)
Definition: setup.c:1145
#define OSC_SRC_CLK_HF
Definition: osc.h:106
static uint32_t GetTrimForXoscLfRegulatorAndCmirrwrRatio(uint32_t ui32Fcfg1Revision)
Returns XOSCLF_REGULATOR_TRIM and XOSCLF_CMIRRWR_RATIO as one packet spanning bits [5:0] in the retur...
Definition: setup.c:1165
#define OSC_XOSC_HF
Definition: osc.h:111
#define OSC_SRC_CLK_LF
Definition: osc.h:108
static uint32_t GetTrimForAmpcompTh2(void)
Returns the trim value to be used for the AMPCOMP_TH2 register in OSC_DIG.
Definition: setup.c:858
static uint32_t GetTrimForAnabypassValue1(uint32_t ccfg_ModeConfReg)
Returns the trim value to be used for the ANABYPASS_VALUE1 register in OSC_DIG.
Definition: setup.c:740
static uint32_t GetTrimForDblrLoopFilterResetVoltage(uint32_t ui32Fcfg1Revision)
Returns the trim value from FCFG1 to be used as DBLR_LOOP_FILTER_RESET_VOLTAGE setting.
Definition: setup.c:1006
static void HapiTrimDeviceColdReset(void)
Trims to be applied when coming from PIN_RESET.
Definition: setup.c:727
static uint32_t GetTrimForXoscHfFastStart(void)
Returns the trim value to be used as OSC_DIG:CTL1.XOSC_HF_FAST_START.
Definition: setup.c:1095
static uint32_t GetTrimForAdcShVbufEn(uint32_t ui32Fcfg1Revision)
Returns the trim value from FCFG1 to be used as ADC_SH_VBUF_EN setting.
Definition: setup.c:1044
#define CCFG_MODE_CONF_VDDR_TRIM_SLEEP_DELTA_WIDTH
Definition: setup.c:132
#define OSC_RCOSC_LF
Definition: osc.h:112
void IOCPortConfigureSet(uint32_t ui32IOId, uint32_t ui32PortId, uint32_t ui32IOConfig)
Set the configuration of an IO port.
Definition: ioc.c:115
#define IOC_HYST_ENABLE
Definition: ioc.h:221
static uint32_t GetTrimForXoscHfCtl(uint32_t ui32Fcfg1Revision)
Returns the trim value to be used for the XOSCHFCTL register in OSC_DIG.
Definition: setup.c:1063
static uint32_t GetTrimForAdcShModeEn(uint32_t ui32Fcfg1Revision)
Returns the trim value from FCFG1 to be used as ADC_SH_MODE_EN setting.
Definition: setup.c:1025
static void SetAonRtcSubSecInc(uint32_t subSecInc)
Doing the tricky stuff needed to enter new RTCSUBSECINC value.
Definition: setup.c:356
static uint32_t GetTrimForXoscHfIbiastherm(void)
Returns the trim value to be used for the XOSC_HF_IBIASTHERM bit field in the ANABYPASS_VALUE2 regist...
Definition: setup.c:838
void OSCClockSourceSet(uint32_t ui32SrcClk, uint32_t ui32Osc)
Configure the oscillator input to the a source clock.
Definition: osc.c:85
static void SetupCacheModeAccordingToCcfgSetting(void)
Set correct VIMS_MODE according to CCFG setting (CACHE or GPRAM)
Definition: setup.c:143
static uint32_t GetTrimForAmpcompTh1(void)
Returns the trim value to be used for the AMPCOMP_TH1 register in OSC_DIG.
Definition: setup.c:893
void SetVddrLevel(uint32_t ccfg_ModeConfReg)
Definition: setup.c:1187
#define OSC_XOSC_LF
Definition: osc.h:113
static uint32_t GetTrimForAmpcompCtrl(uint32_t ui32Fcfg1Revision)
Returns the trim value to be used for the AMPCOMP_CTRL register in OSC_DIG.
Definition: setup.c:928
void trimDevice(void)
Performs the necessary trim of the device which is not done in boot code.
Definition: setup.c:199
static void AONWUCJtagPowerOff(void)
Request power off of the JTAG domain.
Definition: aon_wuc.h:816