AM64X Interrupt Management Device Descriptions¶
Introduction¶
This chapter provides information on the Interrupt Management devices in the AM64X SoC. Some System Firmware TISCI messages take device specific inputs. This chapter provides information on the valid values for Interrupt Management TISCI message parameters.
Interrupt Router Device IDs¶
Some System Firmware TISCI message APIs require the Interrupt Router device ID be provided as part of the request. Based on AM64X Device IDs these are the valid Interrupt Router device IDs.
Interrupt Router Device Name | Interrupt Router Device ID |
---|---|
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 |
CMP_EVENT_INTROUTER0 Interrupt Router Input Sources¶
Warning
Resources marked as reserved for use by DMSC cannot be assigned to a host within the RM Board Configuration resource assignment array. The RM Board Configuration is rejected if an overlap with a reserved resource is detected.
IR Name | IR Device ID | IR Input Index | Source Name | Source Interface | Source Index |
---|---|---|---|---|---|
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 0 | AM64X_DEV_PRU_ICSSG0 | pr1_host_intr_req | 4 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 1 | AM64X_DEV_PRU_ICSSG0 | pr1_host_intr_req | 5 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 2 | AM64X_DEV_PRU_ICSSG0 | pr1_host_intr_req | 6 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 3 | AM64X_DEV_PRU_ICSSG0 | pr1_host_intr_req | 7 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 4 | AM64X_DEV_PRU_ICSSG0 | pr1_host_intr_req | 8 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 5 | AM64X_DEV_PRU_ICSSG0 | pr1_host_intr_req | 9 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 6 | AM64X_DEV_PRU_ICSSG0 | pr1_host_intr_req | 10 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 7 | AM64X_DEV_PRU_ICSSG0 | pr1_host_intr_req | 11 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 8 | AM64X_DEV_PRU_ICSSG1 | pr1_host_intr_req | 4 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 9 | AM64X_DEV_PRU_ICSSG1 | pr1_host_intr_req | 5 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 10 | AM64X_DEV_PRU_ICSSG1 | pr1_host_intr_req | 6 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 11 | AM64X_DEV_PRU_ICSSG1 | pr1_host_intr_req | 7 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 12 | AM64X_DEV_PRU_ICSSG1 | pr1_host_intr_req | 8 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 13 | AM64X_DEV_PRU_ICSSG1 | pr1_host_intr_req | 9 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 14 | AM64X_DEV_PRU_ICSSG1 | pr1_host_intr_req | 10 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 15 | AM64X_DEV_PRU_ICSSG1 | pr1_host_intr_req | 11 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 16 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 12 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 17 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 13 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 18 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 14 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 19 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 15 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 20 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 16 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 21 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 17 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 22 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 18 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 23 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 19 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 24 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 20 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 25 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 21 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 26 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 22 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 27 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 23 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 28 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 24 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 29 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 25 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 30 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 26 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 31 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cmp_intr_req | 27 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 32 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 28 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 33 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 29 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 34 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 30 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 35 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 31 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 36 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 32 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 37 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 33 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 38 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 34 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 39 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 35 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 40 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 36 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 41 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 37 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 42 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 38 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 43 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 39 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 44 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 40 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 45 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 41 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 46 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 42 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 47 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cmp_intr_req | 43 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 48 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 12 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 49 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 13 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 50 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 14 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 51 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 15 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 52 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 16 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 53 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 17 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 54 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 18 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 55 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 19 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 56 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 20 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 57 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 21 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 58 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 22 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 59 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 23 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 60 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 24 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 61 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 25 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 62 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 26 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 63 | AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cmp_intr_req | 27 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 64 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 28 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 65 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 29 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 66 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 30 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 67 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 31 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 68 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 32 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 69 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 33 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 70 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 34 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 71 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 35 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 72 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 36 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 73 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 37 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 74 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 38 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 75 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 39 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 76 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 40 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 77 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 41 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 78 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 42 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 79 | AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cmp_intr_req | 43 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 80 | AM64X_DEV_CPSW0 | cpts_comp | 0 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 81 | AM64X_DEV_PCIE0 | pcie_cpts_comp | 0 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 82 | AM64X_DEV_CPTS0 | cpts_comp | 0 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 83 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 84 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 85 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 86 | Use TRM - Not managed by TISCI |
CMP_EVENT_INTROUTER0 Interrupt Router Output Destinations¶
Warning
Resources marked as reserved for use by DMSC cannot be assigned to a host within the RM Board Configuration resource assignment array. The RM Board Configuration is rejected if an overlap with a reserved resource is detected.
IR Name | IR Device ID | IR Output Index | Destination Name | Destination Interface | Destination Index |
---|---|---|---|---|---|
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 0 | AM64X_DEV_GICSS0 | spi | 48 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 1 | AM64X_DEV_GICSS0 | spi | 49 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 2 | AM64X_DEV_GICSS0 | spi | 50 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 3 | AM64X_DEV_GICSS0 | spi | 51 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 4 | AM64X_DEV_GICSS0 | spi | 52 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 5 | AM64X_DEV_GICSS0 | spi | 53 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 6 | AM64X_DEV_GICSS0 | spi | 54 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 7 | AM64X_DEV_GICSS0 | spi | 55 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 8 | AM64X_DEV_GICSS0 | spi | 56 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 9 | AM64X_DEV_GICSS0 | spi | 57 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 10 | AM64X_DEV_GICSS0 | spi | 58 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 11 | AM64X_DEV_GICSS0 | spi | 59 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 12 | AM64X_DEV_GICSS0 | spi | 60 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 13 | AM64X_DEV_GICSS0 | spi | 61 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 14 | AM64X_DEV_GICSS0 | spi | 62 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 15 | AM64X_DEV_GICSS0 | spi | 63 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 16 | AM64X_DEV_R5FSS0_CORE0 | intr | 48 |
AM64X_DEV_R5FSS0_CORE1 | intr | 48 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 17 | AM64X_DEV_R5FSS0_CORE0 | intr | 49 |
AM64X_DEV_R5FSS0_CORE1 | intr | 49 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 18 | AM64X_DEV_R5FSS0_CORE0 | intr | 50 |
AM64X_DEV_R5FSS0_CORE1 | intr | 50 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 19 | AM64X_DEV_R5FSS0_CORE0 | intr | 51 |
AM64X_DEV_R5FSS0_CORE1 | intr | 51 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 20 | AM64X_DEV_R5FSS0_CORE0 | intr | 52 |
AM64X_DEV_R5FSS0_CORE1 | intr | 52 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 21 | AM64X_DEV_R5FSS0_CORE0 | intr | 53 |
AM64X_DEV_R5FSS0_CORE1 | intr | 53 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 22 | AM64X_DEV_R5FSS0_CORE0 | intr | 54 |
AM64X_DEV_R5FSS0_CORE1 | intr | 54 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 23 | AM64X_DEV_R5FSS0_CORE0 | intr | 55 |
AM64X_DEV_R5FSS0_CORE1 | intr | 55 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 24 | AM64X_DEV_R5FSS1_CORE0 | intr | 48 |
AM64X_DEV_R5FSS1_CORE1 | intr | 48 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 25 | AM64X_DEV_R5FSS1_CORE0 | intr | 49 |
AM64X_DEV_R5FSS1_CORE1 | intr | 49 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 26 | AM64X_DEV_R5FSS1_CORE0 | intr | 50 |
AM64X_DEV_R5FSS1_CORE1 | intr | 50 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 27 | AM64X_DEV_R5FSS1_CORE0 | intr | 51 |
AM64X_DEV_R5FSS1_CORE1 | intr | 51 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 28 | AM64X_DEV_R5FSS1_CORE0 | intr | 52 |
AM64X_DEV_R5FSS1_CORE1 | intr | 52 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 29 | AM64X_DEV_R5FSS1_CORE0 | intr | 53 |
AM64X_DEV_R5FSS1_CORE1 | intr | 53 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 30 | AM64X_DEV_R5FSS1_CORE0 | intr | 54 |
AM64X_DEV_R5FSS1_CORE1 | intr | 54 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 31 | AM64X_DEV_R5FSS1_CORE0 | intr | 55 |
AM64X_DEV_R5FSS1_CORE1 | intr | 55 | |||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 32 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 0 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 33 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 1 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 34 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 2 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 35 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 3 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 36 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 4 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 37 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 5 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 38 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 6 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 39 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 7 |
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 40 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 41 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_CMP_EVENT_INTROUTER0 | 1 | 42 | Use TRM - Not managed by TISCI |
MAIN_GPIOMUX_INTROUTER0 Interrupt Router Input Sources¶
Warning
Resources marked as reserved for use by DMSC cannot be assigned to a host within the RM Board Configuration resource assignment array. The RM Board Configuration is rejected if an overlap with a reserved resource is detected.
IR Name | IR Device ID | IR Input Index | Source Name | Source Interface | Source Index |
---|---|---|---|---|---|
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 0 | AM64X_DEV_GPIO0 | gpio | 0 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 1 | AM64X_DEV_GPIO0 | gpio | 1 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 2 | AM64X_DEV_GPIO0 | gpio | 2 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 3 | AM64X_DEV_GPIO0 | gpio | 3 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 4 | AM64X_DEV_GPIO0 | gpio | 4 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 5 | AM64X_DEV_GPIO0 | gpio | 5 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 6 | AM64X_DEV_GPIO0 | gpio | 6 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 7 | AM64X_DEV_GPIO0 | gpio | 7 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 8 | AM64X_DEV_GPIO0 | gpio | 8 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 9 | AM64X_DEV_GPIO0 | gpio | 9 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 10 | AM64X_DEV_GPIO0 | gpio | 10 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 11 | AM64X_DEV_GPIO0 | gpio | 11 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 12 | AM64X_DEV_GPIO0 | gpio | 12 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 13 | AM64X_DEV_GPIO0 | gpio | 13 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 14 | AM64X_DEV_GPIO0 | gpio | 14 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 15 | AM64X_DEV_GPIO0 | gpio | 15 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 16 | AM64X_DEV_GPIO0 | gpio | 16 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 17 | AM64X_DEV_GPIO0 | gpio | 17 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 18 | AM64X_DEV_GPIO0 | gpio | 18 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 19 | AM64X_DEV_GPIO0 | gpio | 19 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 20 | AM64X_DEV_GPIO0 | gpio | 20 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 21 | AM64X_DEV_GPIO0 | gpio | 21 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 22 | AM64X_DEV_GPIO0 | gpio | 22 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 23 | AM64X_DEV_GPIO0 | gpio | 23 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 24 | AM64X_DEV_GPIO0 | gpio | 24 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 25 | AM64X_DEV_GPIO0 | gpio | 25 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 26 | AM64X_DEV_GPIO0 | gpio | 26 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 27 | AM64X_DEV_GPIO0 | gpio | 27 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 28 | AM64X_DEV_GPIO0 | gpio | 28 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 29 | AM64X_DEV_GPIO0 | gpio | 29 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 30 | AM64X_DEV_GPIO0 | gpio | 30 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 31 | AM64X_DEV_GPIO0 | gpio | 31 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 32 | AM64X_DEV_GPIO0 | gpio | 32 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 33 | AM64X_DEV_GPIO0 | gpio | 33 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 34 | AM64X_DEV_GPIO0 | gpio | 34 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 35 | AM64X_DEV_GPIO0 | gpio | 35 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 36 | AM64X_DEV_GPIO0 | gpio | 36 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 37 | AM64X_DEV_GPIO0 | gpio | 37 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 38 | AM64X_DEV_GPIO0 | gpio | 38 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 39 | AM64X_DEV_GPIO0 | gpio | 39 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 40 | AM64X_DEV_GPIO0 | gpio | 40 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 41 | AM64X_DEV_GPIO0 | gpio | 41 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 42 | AM64X_DEV_GPIO0 | gpio | 42 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 43 | AM64X_DEV_GPIO0 | gpio | 43 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 44 | AM64X_DEV_GPIO0 | gpio | 44 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 45 | AM64X_DEV_GPIO0 | gpio | 45 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 46 | AM64X_DEV_GPIO0 | gpio | 46 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 47 | AM64X_DEV_GPIO0 | gpio | 47 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 48 | AM64X_DEV_GPIO0 | gpio | 48 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 49 | AM64X_DEV_GPIO0 | gpio | 49 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 50 | AM64X_DEV_GPIO0 | gpio | 50 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 51 | AM64X_DEV_GPIO0 | gpio | 51 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 52 | AM64X_DEV_GPIO0 | gpio | 52 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 53 | AM64X_DEV_GPIO0 | gpio | 53 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 54 | AM64X_DEV_GPIO0 | gpio | 54 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 55 | AM64X_DEV_GPIO0 | gpio | 55 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 56 | AM64X_DEV_GPIO0 | gpio | 56 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 57 | AM64X_DEV_GPIO0 | gpio | 57 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 58 | AM64X_DEV_GPIO0 | gpio | 58 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 59 | AM64X_DEV_GPIO0 | gpio | 59 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 60 | AM64X_DEV_GPIO0 | gpio | 60 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 61 | AM64X_DEV_GPIO0 | gpio | 61 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 62 | AM64X_DEV_GPIO0 | gpio | 62 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 63 | AM64X_DEV_GPIO0 | gpio | 63 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 64 | AM64X_DEV_GPIO0 | gpio | 64 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 65 | AM64X_DEV_GPIO0 | gpio | 65 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 66 | AM64X_DEV_GPIO0 | gpio | 66 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 67 | AM64X_DEV_GPIO0 | gpio | 67 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 68 | AM64X_DEV_GPIO0 | gpio | 68 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 69 | AM64X_DEV_GPIO0 | gpio | 69 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 70 | AM64X_DEV_GPIO0 | gpio | 70 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 71 | AM64X_DEV_GPIO0 | gpio | 71 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 72 | AM64X_DEV_GPIO0 | gpio | 72 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 73 | AM64X_DEV_GPIO0 | gpio | 73 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 74 | AM64X_DEV_GPIO0 | gpio | 74 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 75 | AM64X_DEV_GPIO0 | gpio | 75 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 76 | AM64X_DEV_GPIO0 | gpio | 76 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 77 | AM64X_DEV_GPIO0 | gpio | 77 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 78 | AM64X_DEV_GPIO0 | gpio | 78 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 79 | AM64X_DEV_GPIO0 | gpio | 79 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 80 | AM64X_DEV_GPIO0 | gpio | 80 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 81 | AM64X_DEV_GPIO0 | gpio | 81 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 82 | AM64X_DEV_GPIO0 | gpio | 82 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 83 | AM64X_DEV_GPIO0 | gpio | 83 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 84 | AM64X_DEV_GPIO0 | gpio | 84 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 85 | AM64X_DEV_GPIO0 | gpio | 85 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 86 | AM64X_DEV_GPIO0 | gpio | 86 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 87 | AM64X_DEV_GPIO0 | gpio | 87 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 88 | AM64X_DEV_GPIO0 | gpio | 88 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 89 | AM64X_DEV_GPIO0 | gpio | 89 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 90 | AM64X_DEV_GPIO1 | gpio | 0 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 91 | AM64X_DEV_GPIO1 | gpio | 1 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 92 | AM64X_DEV_GPIO1 | gpio | 2 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 93 | AM64X_DEV_GPIO1 | gpio | 3 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 94 | AM64X_DEV_GPIO1 | gpio | 4 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 95 | AM64X_DEV_GPIO1 | gpio | 5 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 96 | AM64X_DEV_GPIO1 | gpio | 6 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 97 | AM64X_DEV_GPIO1 | gpio | 7 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 98 | AM64X_DEV_GPIO1 | gpio | 8 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 99 | AM64X_DEV_GPIO1 | gpio | 9 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 100 | AM64X_DEV_GPIO1 | gpio | 10 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 101 | AM64X_DEV_GPIO1 | gpio | 11 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 102 | AM64X_DEV_GPIO1 | gpio | 12 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 103 | AM64X_DEV_GPIO1 | gpio | 13 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 104 | AM64X_DEV_GPIO1 | gpio | 14 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 105 | AM64X_DEV_GPIO1 | gpio | 15 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 106 | AM64X_DEV_GPIO1 | gpio | 16 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 107 | AM64X_DEV_GPIO1 | gpio | 17 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 108 | AM64X_DEV_GPIO1 | gpio | 18 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 109 | AM64X_DEV_GPIO1 | gpio | 19 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 110 | AM64X_DEV_GPIO1 | gpio | 20 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 111 | AM64X_DEV_GPIO1 | gpio | 21 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 112 | AM64X_DEV_GPIO1 | gpio | 22 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 113 | AM64X_DEV_GPIO1 | gpio | 23 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 114 | AM64X_DEV_GPIO1 | gpio | 24 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 115 | AM64X_DEV_GPIO1 | gpio | 25 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 116 | AM64X_DEV_GPIO1 | gpio | 26 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 117 | AM64X_DEV_GPIO1 | gpio | 27 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 118 | AM64X_DEV_GPIO1 | gpio | 28 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 119 | AM64X_DEV_GPIO1 | gpio | 29 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 120 | AM64X_DEV_GPIO1 | gpio | 30 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 121 | AM64X_DEV_GPIO1 | gpio | 31 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 122 | AM64X_DEV_GPIO1 | gpio | 32 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 123 | AM64X_DEV_GPIO1 | gpio | 33 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 124 | AM64X_DEV_GPIO1 | gpio | 34 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 125 | AM64X_DEV_GPIO1 | gpio | 35 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 126 | AM64X_DEV_GPIO1 | gpio | 36 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 127 | AM64X_DEV_GPIO1 | gpio | 37 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 128 | AM64X_DEV_GPIO1 | gpio | 38 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 129 | AM64X_DEV_GPIO1 | gpio | 39 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 130 | AM64X_DEV_GPIO1 | gpio | 40 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 131 | AM64X_DEV_GPIO1 | gpio | 41 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 132 | AM64X_DEV_GPIO1 | gpio | 42 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 133 | AM64X_DEV_GPIO1 | gpio | 43 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 134 | AM64X_DEV_GPIO1 | gpio | 44 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 135 | AM64X_DEV_GPIO1 | gpio | 45 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 136 | AM64X_DEV_GPIO1 | gpio | 46 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 137 | AM64X_DEV_GPIO1 | gpio | 47 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 138 | AM64X_DEV_GPIO1 | gpio | 48 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 139 | AM64X_DEV_GPIO1 | gpio | 49 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 140 | AM64X_DEV_GPIO1 | gpio | 50 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 141 | AM64X_DEV_GPIO1 | gpio | 51 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 142 | AM64X_DEV_GPIO1 | gpio | 52 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 143 | AM64X_DEV_GPIO1 | gpio | 53 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 144 | AM64X_DEV_GPIO1 | gpio | 54 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 145 | AM64X_DEV_GPIO1 | gpio | 55 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 146 | AM64X_DEV_GPIO1 | gpio | 56 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 147 | AM64X_DEV_GPIO1 | gpio | 57 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 148 | AM64X_DEV_GPIO1 | gpio | 58 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 149 | AM64X_DEV_GPIO1 | gpio | 59 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 150 | AM64X_DEV_GPIO1 | gpio | 60 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 151 | AM64X_DEV_GPIO1 | gpio | 61 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 152 | AM64X_DEV_GPIO1 | gpio | 62 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 153 | AM64X_DEV_GPIO1 | gpio | 63 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 154 | AM64X_DEV_GPIO1 | gpio | 64 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 155 | AM64X_DEV_GPIO1 | gpio | 65 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 156 | AM64X_DEV_GPIO1 | gpio | 66 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 157 | AM64X_DEV_GPIO1 | gpio | 67 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 158 | AM64X_DEV_GPIO1 | gpio | 68 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 159 | AM64X_DEV_GPIO1 | gpio | 69 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 160 | AM64X_DEV_GPIO1 | gpio | 70 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 161 | AM64X_DEV_GPIO1 | gpio | 71 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 162 | AM64X_DEV_GPIO1 | gpio | 72 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 163 | AM64X_DEV_GPIO1 | gpio | 73 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 164 | AM64X_DEV_GPIO1 | gpio | 74 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 165 | AM64X_DEV_GPIO1 | gpio | 75 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 166 | AM64X_DEV_GPIO1 | gpio | 76 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 167 | AM64X_DEV_GPIO1 | gpio | 77 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 168 | AM64X_DEV_GPIO1 | gpio | 78 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 169 | AM64X_DEV_GPIO1 | gpio | 79 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 170 | AM64X_DEV_GPIO1 | gpio | 80 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 171 | AM64X_DEV_GPIO1 | gpio | 81 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 172 | AM64X_DEV_GPIO1 | gpio | 82 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 173 | AM64X_DEV_GPIO1 | gpio | 83 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 174 | AM64X_DEV_GPIO1 | gpio | 84 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 175 | AM64X_DEV_GPIO1 | gpio | 85 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 176 | AM64X_DEV_GPIO1 | gpio | 86 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 177 | AM64X_DEV_GPIO1 | gpio | 87 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 178 | AM64X_DEV_GPIO1 | gpio | 88 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 179 | AM64X_DEV_GPIO1 | gpio | 89 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 180 | AM64X_DEV_GPIO1 | gpio_bank | 90 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 181 | AM64X_DEV_GPIO1 | gpio_bank | 91 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 182 | AM64X_DEV_GPIO1 | gpio_bank | 92 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 183 | AM64X_DEV_GPIO1 | gpio_bank | 93 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 184 | AM64X_DEV_GPIO1 | gpio_bank | 94 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 185 | AM64X_DEV_GPIO1 | gpio_bank | 95 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 186 | AM64X_DEV_GPIO1 | gpio_bank | 96 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 187 | AM64X_DEV_GPIO1 | gpio_bank | 97 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 188 | AM64X_DEV_GPIO1 | gpio_bank | 98 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 189 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 190 | AM64X_DEV_GPIO0 | gpio_bank | 90 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 191 | AM64X_DEV_GPIO0 | gpio_bank | 91 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 192 | AM64X_DEV_GPIO0 | gpio_bank | 92 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 193 | AM64X_DEV_GPIO0 | gpio_bank | 93 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 194 | AM64X_DEV_GPIO0 | gpio_bank | 94 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 195 | AM64X_DEV_GPIO0 | gpio_bank | 95 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 196 | AM64X_DEV_GPIO0 | gpio_bank | 96 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 197 | AM64X_DEV_GPIO0 | gpio_bank | 97 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 198 | AM64X_DEV_GPIO0 | gpio_bank | 98 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 199 | Use TRM - Not managed by TISCI |
MAIN_GPIOMUX_INTROUTER0 Interrupt Router Output Destinations¶
Warning
Resources marked as reserved for use by DMSC cannot be assigned to a host within the RM Board Configuration resource assignment array. The RM Board Configuration is rejected if an overlap with a reserved resource is detected.
IR Name | IR Device ID | IR Output Index | Destination Name | Destination Interface | Destination Index |
---|---|---|---|---|---|
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 0 | AM64X_DEV_GICSS0 | spi | 32 |
AM64X_DEV_R5FSS0_CORE0 | intr | 32 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 0 | AM64X_DEV_R5FSS0_CORE1 | intr | 32 |
AM64X_DEV_R5FSS1_CORE0 | intr | 32 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 0 | AM64X_DEV_R5FSS1_CORE1 | intr | 32 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 1 | AM64X_DEV_GICSS0 | spi | 33 |
AM64X_DEV_R5FSS0_CORE0 | intr | 33 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 1 | AM64X_DEV_R5FSS0_CORE1 | intr | 33 |
AM64X_DEV_R5FSS1_CORE0 | intr | 33 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 1 | AM64X_DEV_R5FSS1_CORE1 | intr | 33 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 2 | AM64X_DEV_GICSS0 | spi | 34 |
AM64X_DEV_R5FSS0_CORE0 | intr | 34 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 2 | AM64X_DEV_R5FSS0_CORE1 | intr | 34 |
AM64X_DEV_R5FSS1_CORE0 | intr | 34 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 2 | AM64X_DEV_R5FSS1_CORE1 | intr | 34 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 3 | AM64X_DEV_GICSS0 | spi | 35 |
AM64X_DEV_R5FSS0_CORE0 | intr | 35 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 3 | AM64X_DEV_R5FSS0_CORE1 | intr | 35 |
AM64X_DEV_R5FSS1_CORE0 | intr | 35 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 3 | AM64X_DEV_R5FSS1_CORE1 | intr | 35 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 4 | AM64X_DEV_GICSS0 | spi | 36 |
AM64X_DEV_R5FSS0_CORE0 | intr | 36 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 4 | AM64X_DEV_R5FSS0_CORE1 | intr | 36 |
AM64X_DEV_R5FSS1_CORE0 | intr | 36 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 4 | AM64X_DEV_R5FSS1_CORE1 | intr | 36 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 5 | AM64X_DEV_GICSS0 | spi | 37 |
AM64X_DEV_R5FSS0_CORE0 | intr | 37 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 5 | AM64X_DEV_R5FSS0_CORE1 | intr | 37 |
AM64X_DEV_R5FSS1_CORE0 | intr | 37 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 5 | AM64X_DEV_R5FSS1_CORE1 | intr | 37 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 6 | AM64X_DEV_GICSS0 | spi | 38 |
AM64X_DEV_R5FSS0_CORE0 | intr | 38 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 6 | AM64X_DEV_R5FSS0_CORE1 | intr | 38 |
AM64X_DEV_R5FSS1_CORE0 | intr | 38 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 6 | AM64X_DEV_R5FSS1_CORE1 | intr | 38 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 7 | AM64X_DEV_GICSS0 | spi | 39 |
AM64X_DEV_R5FSS0_CORE0 | intr | 39 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 7 | AM64X_DEV_R5FSS0_CORE1 | intr | 39 |
AM64X_DEV_R5FSS1_CORE0 | intr | 39 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 7 | AM64X_DEV_R5FSS1_CORE1 | intr | 39 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 8 | AM64X_DEV_GICSS0 | spi | 40 |
AM64X_DEV_R5FSS0_CORE0 | intr | 40 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 8 | AM64X_DEV_R5FSS0_CORE1 | intr | 40 |
AM64X_DEV_R5FSS1_CORE0 | intr | 40 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 8 | AM64X_DEV_R5FSS1_CORE1 | intr | 40 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 9 | AM64X_DEV_GICSS0 | spi | 41 |
AM64X_DEV_R5FSS0_CORE0 | intr | 41 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 9 | AM64X_DEV_R5FSS0_CORE1 | intr | 41 |
AM64X_DEV_R5FSS1_CORE0 | intr | 41 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 9 | AM64X_DEV_R5FSS1_CORE1 | intr | 41 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 10 | AM64X_DEV_GICSS0 | spi | 42 |
AM64X_DEV_R5FSS0_CORE0 | intr | 42 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 10 | AM64X_DEV_R5FSS0_CORE1 | intr | 42 |
AM64X_DEV_R5FSS1_CORE0 | intr | 42 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 10 | AM64X_DEV_R5FSS1_CORE1 | intr | 42 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 11 | AM64X_DEV_GICSS0 | spi | 43 |
AM64X_DEV_R5FSS0_CORE0 | intr | 43 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 11 | AM64X_DEV_R5FSS0_CORE1 | intr | 43 |
AM64X_DEV_R5FSS1_CORE0 | intr | 43 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 11 | AM64X_DEV_R5FSS1_CORE1 | intr | 43 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 12 | AM64X_DEV_GICSS0 | spi | 44 |
AM64X_DEV_R5FSS0_CORE0 | intr | 44 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 12 | AM64X_DEV_R5FSS0_CORE1 | intr | 44 |
AM64X_DEV_R5FSS1_CORE0 | intr | 44 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 12 | AM64X_DEV_R5FSS1_CORE1 | intr | 44 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 13 | AM64X_DEV_GICSS0 | spi | 45 |
AM64X_DEV_R5FSS0_CORE0 | intr | 45 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 13 | AM64X_DEV_R5FSS0_CORE1 | intr | 45 |
AM64X_DEV_R5FSS1_CORE0 | intr | 45 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 13 | AM64X_DEV_R5FSS1_CORE1 | intr | 45 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 14 | AM64X_DEV_GICSS0 | spi | 46 |
AM64X_DEV_R5FSS0_CORE0 | intr | 46 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 14 | AM64X_DEV_R5FSS0_CORE1 | intr | 46 |
AM64X_DEV_R5FSS1_CORE0 | intr | 46 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 14 | AM64X_DEV_R5FSS1_CORE1 | intr | 46 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 15 | AM64X_DEV_GICSS0 | spi | 47 |
AM64X_DEV_R5FSS0_CORE0 | intr | 47 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 15 | AM64X_DEV_R5FSS0_CORE1 | intr | 47 |
AM64X_DEV_R5FSS1_CORE0 | intr | 47 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 15 | AM64X_DEV_R5FSS1_CORE1 | intr | 47 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 16 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 24 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 17 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 25 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 18 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cap_intr_req | 4 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cap_intr_req | 4 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 19 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cap_intr_req | 5 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cap_intr_req | 5 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 20 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cap_intr_req | 6 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cap_intr_req | 6 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 21 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cap_intr_req | 7 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cap_intr_req | 7 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 22 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cap_intr_req | 8 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cap_intr_req | 8 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 23 | AM64X_DEV_PRU_ICSSG0 | pr1_iep0_cap_intr_req | 9 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep0_cap_intr_req | 9 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 24 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cap_intr_req | 10 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cap_intr_req | 10 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 25 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cap_intr_req | 11 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cap_intr_req | 11 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 26 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cap_intr_req | 12 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cap_intr_req | 12 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 27 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cap_intr_req | 13 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cap_intr_req | 13 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 28 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cap_intr_req | 14 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cap_intr_req | 14 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 29 | AM64X_DEV_PRU_ICSSG0 | pr1_iep1_cap_intr_req | 15 |
AM64X_DEV_PRU_ICSSG1 | pr1_iep1_cap_intr_req | 15 | |||
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 30 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 16 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 31 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 17 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 32 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 18 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 33 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 19 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 34 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 20 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 35 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 21 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 36 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 22 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 37 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 23 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 38 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 46 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 39 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 47 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 40 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 48 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 41 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 49 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 42 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 50 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 43 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 51 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 44 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 52 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 45 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 53 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 46 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 46 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 47 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 47 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 48 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 48 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 49 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 49 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 50 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 50 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 51 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 51 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 52 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 52 |
AM64X_DEV_MAIN_GPIOMUX_INTROUTER0 | 3 | 53 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 53 |
MCU_MCU_GPIOMUX_INTROUTER0 Interrupt Router Input Sources¶
Warning
Resources marked as reserved for use by DMSC cannot be assigned to a host within the RM Board Configuration resource assignment array. The RM Board Configuration is rejected if an overlap with a reserved resource is detected.
IR Name | IR Device ID | IR Input Index | Source Name | Source Interface | Source Index |
---|---|---|---|---|---|
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 0 | AM64X_DEV_MCU_GPIO0 | gpio | 0 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 1 | AM64X_DEV_MCU_GPIO0 | gpio | 1 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 2 | AM64X_DEV_MCU_GPIO0 | gpio | 2 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 3 | AM64X_DEV_MCU_GPIO0 | gpio | 3 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 4 | AM64X_DEV_MCU_GPIO0 | gpio | 4 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 5 | AM64X_DEV_MCU_GPIO0 | gpio | 5 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 6 | AM64X_DEV_MCU_GPIO0 | gpio | 6 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 7 | AM64X_DEV_MCU_GPIO0 | gpio | 7 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 8 | AM64X_DEV_MCU_GPIO0 | gpio | 8 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 9 | AM64X_DEV_MCU_GPIO0 | gpio | 9 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 10 | AM64X_DEV_MCU_GPIO0 | gpio | 10 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 11 | AM64X_DEV_MCU_GPIO0 | gpio | 11 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 12 | AM64X_DEV_MCU_GPIO0 | gpio | 12 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 13 | AM64X_DEV_MCU_GPIO0 | gpio | 13 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 14 | AM64X_DEV_MCU_GPIO0 | gpio | 14 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 15 | AM64X_DEV_MCU_GPIO0 | gpio | 15 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 16 | AM64X_DEV_MCU_GPIO0 | gpio | 16 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 17 | AM64X_DEV_MCU_GPIO0 | gpio | 17 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 18 | AM64X_DEV_MCU_GPIO0 | gpio | 18 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 19 | AM64X_DEV_MCU_GPIO0 | gpio | 19 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 20 | AM64X_DEV_MCU_GPIO0 | gpio | 20 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 21 | AM64X_DEV_MCU_GPIO0 | gpio | 21 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 22 | AM64X_DEV_MCU_GPIO0 | gpio | 22 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 23 | AM64X_DEV_MCU_GPIO0 | gpio | 23 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 24 | AM64X_DEV_MCU_GPIO0 | gpio | 24 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 25 | AM64X_DEV_MCU_GPIO0 | gpio | 25 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 26 | AM64X_DEV_MCU_GPIO0 | gpio | 26 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 27 | AM64X_DEV_MCU_GPIO0 | gpio | 27 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 28 | AM64X_DEV_MCU_GPIO0 | gpio | 28 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 29 | AM64X_DEV_MCU_GPIO0 | gpio | 29 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 30 | AM64X_DEV_MCU_GPIO0 | gpio_bank | 30 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 31 | AM64X_DEV_MCU_GPIO0 | gpio_bank | 31 |
MCU_MCU_GPIOMUX_INTROUTER0 Interrupt Router Output Destinations¶
Warning
Resources marked as reserved for use by DMSC cannot be assigned to a host within the RM Board Configuration resource assignment array. The RM Board Configuration is rejected if an overlap with a reserved resource is detected.
IR Name | IR Device ID | IR Output Index | Destination Name | Destination Interface | Destination Index |
---|---|---|---|---|---|
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 0 | AM64X_DEV_GICSS0 | spi | 104 |
AM64X_DEV_R5FSS0_CORE0 | intr | 104 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 0 | AM64X_DEV_R5FSS0_CORE1 | intr | 104 |
AM64X_DEV_R5FSS1_CORE0 | intr | 104 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 0 | AM64X_DEV_R5FSS1_CORE1 | intr | 104 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 1 | AM64X_DEV_GICSS0 | spi | 105 |
AM64X_DEV_R5FSS0_CORE0 | intr | 105 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 1 | AM64X_DEV_R5FSS0_CORE1 | intr | 105 |
AM64X_DEV_R5FSS1_CORE0 | intr | 105 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 1 | AM64X_DEV_R5FSS1_CORE1 | intr | 105 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 2 | AM64X_DEV_GICSS0 | spi | 106 |
AM64X_DEV_R5FSS0_CORE0 | intr | 106 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 2 | AM64X_DEV_R5FSS0_CORE1 | intr | 106 |
AM64X_DEV_R5FSS1_CORE0 | intr | 106 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 2 | AM64X_DEV_R5FSS1_CORE1 | intr | 106 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 3 | AM64X_DEV_GICSS0 | spi | 107 |
AM64X_DEV_R5FSS0_CORE0 | intr | 107 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 3 | AM64X_DEV_R5FSS0_CORE1 | intr | 107 |
AM64X_DEV_R5FSS1_CORE0 | intr | 107 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 3 | AM64X_DEV_R5FSS1_CORE1 | intr | 107 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 4 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 0 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 5 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 1 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 6 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 2 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 7 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 3 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 8 | AM64X_DEV_MCU_ESM0 | esm_pls_event0 | 88 |
AM64X_DEV_MCU_ESM0 | esm_pls_event1 | 92 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 8 | AM64X_DEV_MCU_ESM0 | esm_pls_event2 | 96 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 9 | AM64X_DEV_MCU_ESM0 | esm_pls_event0 | 89 |
AM64X_DEV_MCU_ESM0 | esm_pls_event1 | 93 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 9 | AM64X_DEV_MCU_ESM0 | esm_pls_event2 | 97 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 10 | AM64X_DEV_MCU_ESM0 | esm_pls_event0 | 90 |
AM64X_DEV_MCU_ESM0 | esm_pls_event1 | 94 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 10 | AM64X_DEV_MCU_ESM0 | esm_pls_event2 | 98 |
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 11 | AM64X_DEV_MCU_ESM0 | esm_pls_event0 | 91 |
AM64X_DEV_MCU_ESM0 | esm_pls_event1 | 95 | |||
AM64X_DEV_MCU_MCU_GPIOMUX_INTROUTER0 | 5 | 11 | AM64X_DEV_MCU_ESM0 | esm_pls_event2 | 99 |
TIMESYNC_EVENT_INTROUTER0 Interrupt Router Input Sources¶
Warning
Resources marked as reserved for use by DMSC cannot be assigned to a host within the RM Board Configuration resource assignment array. The RM Board Configuration is rejected if an overlap with a reserved resource is detected.
IR Name | IR Device ID | IR Input Index | Source Name | Source Interface | Source Index |
---|---|---|---|---|---|
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 0 | AM64X_DEV_TIMER0 | timer_pwm | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 1 | AM64X_DEV_TIMER1 | timer_pwm | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 2 | AM64X_DEV_TIMER2 | timer_pwm | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 3 | AM64X_DEV_TIMER3 | timer_pwm | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 4 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 5 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 6 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 7 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 8 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 9 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 10 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 11 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 12 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 13 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 14 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 15 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 16 | AM64X_DEV_CPTS0 | cpts_genf0 | 1 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 17 | AM64X_DEV_CPTS0 | cpts_genf1 | 2 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 18 | AM64X_DEV_CPTS0 | cpts_genf2 | 3 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 19 | AM64X_DEV_CPTS0 | cpts_genf3 | 4 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 20 | AM64X_DEV_CPTS0 | cpts_genf4 | 5 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 21 | AM64X_DEV_CPSW0 | cpts_genf0 | 1 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 22 | AM64X_DEV_CPSW0 | cpts_genf1 | 2 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 23 | AM64X_DEV_PCIE0 | pcie_cpts_genf0 | 1 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 24 | AM64X_DEV_CPTS0 | cpts_genf5 | 6 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 25 | AM64X_DEV_PRU_ICSSG0 | pr1_edc0_sync0_out | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 26 | AM64X_DEV_PRU_ICSSG0 | pr1_edc0_sync1_out | 1 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 27 | AM64X_DEV_PRU_ICSSG0 | pr1_edc1_sync0_out | 2 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 28 | AM64X_DEV_PRU_ICSSG0 | pr1_edc1_sync1_out | 3 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 29 | AM64X_DEV_PRU_ICSSG1 | pr1_edc0_sync0_out | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 30 | AM64X_DEV_PRU_ICSSG1 | pr1_edc0_sync1_out | 1 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 31 | AM64X_DEV_PRU_ICSSG1 | pr1_edc1_sync0_out | 2 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 32 | AM64X_DEV_PRU_ICSSG1 | pr1_edc1_sync1_out | 3 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 33 | AM64X_DEV_PCIE0 | pcie_cpts_sync | 3 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 34 | AM64X_DEV_CPSW0 | cpts_sync | 3 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 35 | AM64X_DEV_CPTS0 | cpts_sync | 7 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 36 | AM64X_DEV_GTC0 | gtc_push_event | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 37 | AM64X_DEV_PCIE0 | pcie_cpts_hw1_push | 2 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 38 | AM64X_DEV_PCIE0 | pcie_ptm_valid_pulse | 4 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 39 | AM64X_DEV_EPWM0 | epwm_synco_o | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 40 | AM64X_DEV_EPWM3 | epwm_synco_o | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 41 | AM64X_DEV_EPWM6 | epwm_synco_o | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 42 | Use TRM - Not managed by TISCI |
TIMESYNC_EVENT_INTROUTER0 Interrupt Router Output Destinations¶
Warning
Resources marked as reserved for use by DMSC cannot be assigned to a host within the RM Board Configuration resource assignment array. The RM Board Configuration is rejected if an overlap with a reserved resource is detected.
IR Name | IR Device ID | IR Output Index | Destination Name | Destination Interface | Destination Index |
---|---|---|---|---|---|
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 0 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 8 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 1 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 9 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 2 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 10 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 3 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 11 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 4 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 12 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 5 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 13 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 6 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 14 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 7 | AM64X_DEV_DMASS0_INTAGGR_0 | intaggr_levi_pend | 15 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 8 | AM64X_DEV_PRU_ICSSG0 | pr1_edc0_latch0_in | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 9 | AM64X_DEV_PRU_ICSSG0 | pr1_edc0_latch1_in | 1 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 10 | AM64X_DEV_PRU_ICSSG0 | pr1_edc1_latch0_in | 2 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 11 | AM64X_DEV_PRU_ICSSG0 | pr1_edc1_latch1_in | 3 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 12 | AM64X_DEV_PRU_ICSSG1 | pr1_edc0_latch0_in | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 13 | AM64X_DEV_PRU_ICSSG1 | pr1_edc0_latch1_in | 1 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 14 | AM64X_DEV_PRU_ICSSG1 | pr1_edc1_latch0_in | 2 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 15 | AM64X_DEV_PRU_ICSSG1 | pr1_edc1_latch1_in | 3 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 16 | AM64X_DEV_CPTS0 | cpts_hw1_push | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 17 | AM64X_DEV_CPTS0 | cpts_hw2_push | 1 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 18 | AM64X_DEV_CPTS0 | cpts_hw3_push | 2 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 19 | AM64X_DEV_CPTS0 | cpts_hw4_push | 3 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 20 | AM64X_DEV_CPTS0 | cpts_hw5_push | 4 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 21 | AM64X_DEV_CPTS0 | cpts_hw6_push | 5 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 22 | AM64X_DEV_CPTS0 | cpts_hw7_push | 6 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 23 | AM64X_DEV_CPTS0 | cpts_hw8_push | 7 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 24 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 25 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 26 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 27 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 28 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 29 | AM64X_DEV_PCIE0 | pcie_cpts_hw2_push | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 30 | AM64X_DEV_CPSW0 | cpts_hw1_push | 0 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 31 | AM64X_DEV_CPSW0 | cpts_hw2_push | 1 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 32 | AM64X_DEV_CPSW0 | cpts_hw3_push | 2 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 33 | AM64X_DEV_CPSW0 | cpts_hw4_push | 3 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 34 | AM64X_DEV_CPSW0 | cpts_hw5_push | 4 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 35 | AM64X_DEV_CPSW0 | cpts_hw6_push | 5 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 36 | AM64X_DEV_CPSW0 | cpts_hw7_push | 6 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 37 | AM64X_DEV_CPSW0 | cpts_hw8_push | 7 |
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 38 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 39 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_TIMESYNC_EVENT_INTROUTER0 | 6 | 40 | Use TRM - Not managed by TISCI |
Interrupt Aggregator Device IDs¶
Some System Firmware TISCI message APIs require the Interrupt Aggregator device ID be provided as part of the request. Based on AM64X Device IDs these are the valid Interrupt Aggregator device IDs.
Interrupt Aggregator Device Name | Interrupt Aggregator Device ID |
---|---|
AM64X_DEV_DMASS0_INTAGGR_0 | 28 |
Interrupt Aggregator Virtual Interrupts¶
This section describes Interrupt Aggregator virtual interrupts. The virtual interrupts are used in interrupt management based TISCI messages.
Warning
Resources marked as reserved for use by DMSC cannot be assigned to a host within the RM Board Configuration resource assignment array. The RM Board Configuration is rejected if an overlap with a reserved resource is detected.
Interrupt Aggregator Name | Virtual Interrupt Range |
---|---|
AM64X_DEV_DMASS0_INTAGGR_0 (RESERVED BY SYSTEM FIRMWARE) | 0 to 4 |
AM64X_DEV_DMASS0_INTAGGR_0 | 5 to 39 |
AM64X_DEV_DMASS0_INTAGGR_0 (RESERVED BY SYSTEM FIRMWARE) | 40 to 43 |
AM64X_DEV_DMASS0_INTAGGR_0 | 44 to 87 |
AM64X_DEV_DMASS0_INTAGGR_0 (RESERVED BY SYSTEM FIRMWARE) | 88 to 91 |
AM64X_DEV_DMASS0_INTAGGR_0 | 92 to 135 |
AM64X_DEV_DMASS0_INTAGGR_0 (RESERVED BY SYSTEM FIRMWARE) | 136 to 138 |
AM64X_DEV_DMASS0_INTAGGR_0 | 139 to 183 |
DMASS0_INTAGGR_0 Interrupt Aggregator Virtual Interrupt Destinations¶
Warning
Resources marked as reserved for use by DMSC cannot be assigned to a host within the RM Board Configuration resource assignment array. The RM Board Configuration is rejected if an overlap with a reserved resource is detected.
IA Name | IA Device ID | IA VINT Index | Destination Name | Destination Interface | Destination Index |
---|---|---|---|---|---|
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 0 | AM64X_DEV_GICSS0 | spi | 64 |
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 1 | AM64X_DEV_GICSS0 | spi | 65 |
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 2 | AM64X_DEV_GICSS0 | spi | 66 |
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 3 | AM64X_DEV_GICSS0 | spi | 67 |
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 4 | AM64X_DEV_GICSS0 | spi | 68 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 5 | AM64X_DEV_GICSS0 | spi | 69 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 6 | AM64X_DEV_GICSS0 | spi | 70 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 7 | AM64X_DEV_GICSS0 | spi | 71 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 8 | AM64X_DEV_GICSS0 | spi | 72 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 9 | AM64X_DEV_GICSS0 | spi | 73 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 10 | AM64X_DEV_GICSS0 | spi | 74 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 11 | AM64X_DEV_GICSS0 | spi | 75 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 12 | AM64X_DEV_GICSS0 | spi | 76 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 13 | AM64X_DEV_GICSS0 | spi | 77 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 14 | AM64X_DEV_GICSS0 | spi | 78 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 15 | AM64X_DEV_GICSS0 | spi | 79 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 16 | AM64X_DEV_GICSS0 | spi | 80 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 17 | AM64X_DEV_GICSS0 | spi | 81 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 18 | AM64X_DEV_GICSS0 | spi | 82 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 19 | AM64X_DEV_GICSS0 | spi | 83 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 20 | AM64X_DEV_GICSS0 | spi | 84 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 21 | AM64X_DEV_GICSS0 | spi | 85 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 22 | AM64X_DEV_GICSS0 | spi | 86 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 23 | AM64X_DEV_GICSS0 | spi | 87 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 24 | AM64X_DEV_GICSS0 | spi | 88 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 25 | AM64X_DEV_GICSS0 | spi | 89 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 26 | AM64X_DEV_GICSS0 | spi | 90 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 27 | AM64X_DEV_GICSS0 | spi | 91 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 28 | AM64X_DEV_GICSS0 | spi | 92 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 29 | AM64X_DEV_GICSS0 | spi | 93 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 30 | AM64X_DEV_GICSS0 | spi | 94 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 31 | AM64X_DEV_GICSS0 | spi | 95 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 32 | AM64X_DEV_GICSS0 | spi | 96 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 33 | AM64X_DEV_GICSS0 | spi | 97 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 34 | AM64X_DEV_GICSS0 | spi | 98 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 35 | AM64X_DEV_GICSS0 | spi | 99 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 36 | AM64X_DEV_GICSS0 | spi | 100 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 37 | AM64X_DEV_GICSS0 | spi | 101 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 38 | AM64X_DEV_GICSS0 | spi | 102 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 39 | AM64X_DEV_GICSS0 | spi | 103 |
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 40 | AM64X_DEV_R5FSS0_CORE0 | intr | 64 |
AM64X_DEV_R5FSS0_CORE1 | intr | 64 | |||
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 41 | AM64X_DEV_R5FSS0_CORE0 | intr | 65 |
AM64X_DEV_R5FSS0_CORE1 | intr | 65 | |||
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 42 | AM64X_DEV_R5FSS0_CORE0 | intr | 66 |
AM64X_DEV_R5FSS0_CORE1 | intr | 66 | |||
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 43 | AM64X_DEV_R5FSS0_CORE0 | intr | 67 |
AM64X_DEV_R5FSS0_CORE1 | intr | 67 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 44 | AM64X_DEV_R5FSS0_CORE0 | intr | 68 |
AM64X_DEV_R5FSS0_CORE1 | intr | 68 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 45 | AM64X_DEV_R5FSS0_CORE0 | intr | 69 |
AM64X_DEV_R5FSS0_CORE1 | intr | 69 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 46 | AM64X_DEV_R5FSS0_CORE0 | intr | 70 |
AM64X_DEV_R5FSS0_CORE1 | intr | 70 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 47 | AM64X_DEV_R5FSS0_CORE0 | intr | 71 |
AM64X_DEV_R5FSS0_CORE1 | intr | 71 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 48 | AM64X_DEV_R5FSS0_CORE0 | intr | 72 |
AM64X_DEV_R5FSS0_CORE1 | intr | 72 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 49 | AM64X_DEV_R5FSS0_CORE0 | intr | 73 |
AM64X_DEV_R5FSS0_CORE1 | intr | 73 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 50 | AM64X_DEV_R5FSS0_CORE0 | intr | 74 |
AM64X_DEV_R5FSS0_CORE1 | intr | 74 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 51 | AM64X_DEV_R5FSS0_CORE0 | intr | 75 |
AM64X_DEV_R5FSS0_CORE1 | intr | 75 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 52 | AM64X_DEV_R5FSS0_CORE0 | intr | 76 |
AM64X_DEV_R5FSS0_CORE1 | intr | 76 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 53 | AM64X_DEV_R5FSS0_CORE0 | intr | 77 |
AM64X_DEV_R5FSS0_CORE1 | intr | 77 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 54 | AM64X_DEV_R5FSS0_CORE0 | intr | 78 |
AM64X_DEV_R5FSS0_CORE1 | intr | 78 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 55 | AM64X_DEV_R5FSS0_CORE0 | intr | 79 |
AM64X_DEV_R5FSS0_CORE1 | intr | 79 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 56 | AM64X_DEV_R5FSS0_CORE0 | intr | 80 |
AM64X_DEV_R5FSS0_CORE1 | intr | 80 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 57 | AM64X_DEV_R5FSS0_CORE0 | intr | 81 |
AM64X_DEV_R5FSS0_CORE1 | intr | 81 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 58 | AM64X_DEV_R5FSS0_CORE0 | intr | 82 |
AM64X_DEV_R5FSS0_CORE1 | intr | 82 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 59 | AM64X_DEV_R5FSS0_CORE0 | intr | 83 |
AM64X_DEV_R5FSS0_CORE1 | intr | 83 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 60 | AM64X_DEV_R5FSS0_CORE0 | intr | 84 |
AM64X_DEV_R5FSS0_CORE1 | intr | 84 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 61 | AM64X_DEV_R5FSS0_CORE0 | intr | 85 |
AM64X_DEV_R5FSS0_CORE1 | intr | 85 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 62 | AM64X_DEV_R5FSS0_CORE0 | intr | 86 |
AM64X_DEV_R5FSS0_CORE1 | intr | 86 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 63 | AM64X_DEV_R5FSS0_CORE0 | intr | 87 |
AM64X_DEV_R5FSS0_CORE1 | intr | 87 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 64 | AM64X_DEV_R5FSS0_CORE0 | intr | 88 |
AM64X_DEV_R5FSS0_CORE1 | intr | 88 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 65 | AM64X_DEV_R5FSS0_CORE0 | intr | 89 |
AM64X_DEV_R5FSS0_CORE1 | intr | 89 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 66 | AM64X_DEV_R5FSS0_CORE0 | intr | 90 |
AM64X_DEV_R5FSS0_CORE1 | intr | 90 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 67 | AM64X_DEV_R5FSS0_CORE0 | intr | 91 |
AM64X_DEV_R5FSS0_CORE1 | intr | 91 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 68 | AM64X_DEV_R5FSS0_CORE0 | intr | 92 |
AM64X_DEV_R5FSS0_CORE1 | intr | 92 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 69 | AM64X_DEV_R5FSS0_CORE0 | intr | 93 |
AM64X_DEV_R5FSS0_CORE1 | intr | 93 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 70 | AM64X_DEV_R5FSS0_CORE0 | intr | 94 |
AM64X_DEV_R5FSS0_CORE1 | intr | 94 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 71 | AM64X_DEV_R5FSS0_CORE0 | intr | 95 |
AM64X_DEV_R5FSS0_CORE1 | intr | 95 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 72 | AM64X_DEV_R5FSS0_CORE0 | intr | 8 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 73 | AM64X_DEV_R5FSS0_CORE0 | intr | 9 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 74 | AM64X_DEV_R5FSS0_CORE0 | intr | 10 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 75 | AM64X_DEV_R5FSS0_CORE0 | intr | 11 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 76 | AM64X_DEV_R5FSS0_CORE0 | intr | 12 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 77 | AM64X_DEV_R5FSS0_CORE0 | intr | 13 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 78 | AM64X_DEV_R5FSS0_CORE0 | intr | 14 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 79 | AM64X_DEV_R5FSS0_CORE0 | intr | 15 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 80 | AM64X_DEV_R5FSS0_CORE1 | intr | 8 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 81 | AM64X_DEV_R5FSS0_CORE1 | intr | 9 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 82 | AM64X_DEV_R5FSS0_CORE1 | intr | 10 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 83 | AM64X_DEV_R5FSS0_CORE1 | intr | 11 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 84 | AM64X_DEV_R5FSS0_CORE1 | intr | 12 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 85 | AM64X_DEV_R5FSS0_CORE1 | intr | 13 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 86 | AM64X_DEV_R5FSS0_CORE1 | intr | 14 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 87 | AM64X_DEV_R5FSS0_CORE1 | intr | 15 |
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 88 | AM64X_DEV_R5FSS1_CORE0 | intr | 64 |
AM64X_DEV_R5FSS1_CORE1 | intr | 64 | |||
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 89 | AM64X_DEV_R5FSS1_CORE0 | intr | 65 |
AM64X_DEV_R5FSS1_CORE1 | intr | 65 | |||
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 90 | AM64X_DEV_R5FSS1_CORE0 | intr | 66 |
AM64X_DEV_R5FSS1_CORE1 | intr | 66 | |||
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 91 | AM64X_DEV_R5FSS1_CORE0 | intr | 67 |
AM64X_DEV_R5FSS1_CORE1 | intr | 67 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 92 | AM64X_DEV_R5FSS1_CORE0 | intr | 68 |
AM64X_DEV_R5FSS1_CORE1 | intr | 68 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 93 | AM64X_DEV_R5FSS1_CORE0 | intr | 69 |
AM64X_DEV_R5FSS1_CORE1 | intr | 69 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 94 | AM64X_DEV_R5FSS1_CORE0 | intr | 70 |
AM64X_DEV_R5FSS1_CORE1 | intr | 70 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 95 | AM64X_DEV_R5FSS1_CORE0 | intr | 71 |
AM64X_DEV_R5FSS1_CORE1 | intr | 71 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 96 | AM64X_DEV_R5FSS1_CORE0 | intr | 72 |
AM64X_DEV_R5FSS1_CORE1 | intr | 72 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 97 | AM64X_DEV_R5FSS1_CORE0 | intr | 73 |
AM64X_DEV_R5FSS1_CORE1 | intr | 73 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 98 | AM64X_DEV_R5FSS1_CORE0 | intr | 74 |
AM64X_DEV_R5FSS1_CORE1 | intr | 74 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 99 | AM64X_DEV_R5FSS1_CORE0 | intr | 75 |
AM64X_DEV_R5FSS1_CORE1 | intr | 75 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 100 | AM64X_DEV_R5FSS1_CORE0 | intr | 76 |
AM64X_DEV_R5FSS1_CORE1 | intr | 76 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 101 | AM64X_DEV_R5FSS1_CORE0 | intr | 77 |
AM64X_DEV_R5FSS1_CORE1 | intr | 77 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 102 | AM64X_DEV_R5FSS1_CORE0 | intr | 78 |
AM64X_DEV_R5FSS1_CORE1 | intr | 78 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 103 | AM64X_DEV_R5FSS1_CORE0 | intr | 79 |
AM64X_DEV_R5FSS1_CORE1 | intr | 79 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 104 | AM64X_DEV_R5FSS1_CORE0 | intr | 80 |
AM64X_DEV_R5FSS1_CORE1 | intr | 80 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 105 | AM64X_DEV_R5FSS1_CORE0 | intr | 81 |
AM64X_DEV_R5FSS1_CORE1 | intr | 81 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 106 | AM64X_DEV_R5FSS1_CORE0 | intr | 82 |
AM64X_DEV_R5FSS1_CORE1 | intr | 82 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 107 | AM64X_DEV_R5FSS1_CORE0 | intr | 83 |
AM64X_DEV_R5FSS1_CORE1 | intr | 83 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 108 | AM64X_DEV_R5FSS1_CORE0 | intr | 84 |
AM64X_DEV_R5FSS1_CORE1 | intr | 84 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 109 | AM64X_DEV_R5FSS1_CORE0 | intr | 85 |
AM64X_DEV_R5FSS1_CORE1 | intr | 85 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 110 | AM64X_DEV_R5FSS1_CORE0 | intr | 86 |
AM64X_DEV_R5FSS1_CORE1 | intr | 86 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 111 | AM64X_DEV_R5FSS1_CORE0 | intr | 87 |
AM64X_DEV_R5FSS1_CORE1 | intr | 87 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 112 | AM64X_DEV_R5FSS1_CORE0 | intr | 88 |
AM64X_DEV_R5FSS1_CORE1 | intr | 88 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 113 | AM64X_DEV_R5FSS1_CORE0 | intr | 89 |
AM64X_DEV_R5FSS1_CORE1 | intr | 89 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 114 | AM64X_DEV_R5FSS1_CORE0 | intr | 90 |
AM64X_DEV_R5FSS1_CORE1 | intr | 90 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 115 | AM64X_DEV_R5FSS1_CORE0 | intr | 91 |
AM64X_DEV_R5FSS1_CORE1 | intr | 91 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 116 | AM64X_DEV_R5FSS1_CORE0 | intr | 92 |
AM64X_DEV_R5FSS1_CORE1 | intr | 92 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 117 | AM64X_DEV_R5FSS1_CORE0 | intr | 93 |
AM64X_DEV_R5FSS1_CORE1 | intr | 93 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 118 | AM64X_DEV_R5FSS1_CORE0 | intr | 94 |
AM64X_DEV_R5FSS1_CORE1 | intr | 94 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 119 | AM64X_DEV_R5FSS1_CORE0 | intr | 95 |
AM64X_DEV_R5FSS1_CORE1 | intr | 95 | |||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 120 | AM64X_DEV_R5FSS1_CORE0 | intr | 8 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 121 | AM64X_DEV_R5FSS1_CORE0 | intr | 9 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 122 | AM64X_DEV_R5FSS1_CORE0 | intr | 10 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 123 | AM64X_DEV_R5FSS1_CORE0 | intr | 11 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 124 | AM64X_DEV_R5FSS1_CORE0 | intr | 12 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 125 | AM64X_DEV_R5FSS1_CORE0 | intr | 13 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 126 | AM64X_DEV_R5FSS1_CORE0 | intr | 14 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 127 | AM64X_DEV_R5FSS1_CORE0 | intr | 15 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 128 | AM64X_DEV_R5FSS1_CORE1 | intr | 8 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 129 | AM64X_DEV_R5FSS1_CORE1 | intr | 9 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 130 | AM64X_DEV_R5FSS1_CORE1 | intr | 10 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 131 | AM64X_DEV_R5FSS1_CORE1 | intr | 11 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 132 | AM64X_DEV_R5FSS1_CORE1 | intr | 12 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 133 | AM64X_DEV_R5FSS1_CORE1 | intr | 13 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 134 | AM64X_DEV_R5FSS1_CORE1 | intr | 14 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 135 | AM64X_DEV_R5FSS1_CORE1 | intr | 15 |
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 136 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 137 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 (Reserved by System Firmware) | 28 | 138 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 139 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 140 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 141 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 142 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 143 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 144 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 145 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 146 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 147 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 148 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 149 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 150 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 151 | Use TRM - Not managed by TISCI | ||
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 152 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 16 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 153 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 17 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 154 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 18 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 155 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 19 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 156 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 20 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 157 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 21 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 158 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 22 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 159 | AM64X_DEV_PRU_ICSSG0 | pr1_slv_intr | 23 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 160 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 16 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 161 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 17 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 162 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 18 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 163 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 19 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 164 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 20 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 165 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 21 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 166 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 22 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 167 | AM64X_DEV_PRU_ICSSG1 | pr1_slv_intr | 23 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 168 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 32 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 169 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 33 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 170 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 34 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 171 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 35 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 172 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 36 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 173 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 37 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 174 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 38 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 175 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 39 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 176 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 40 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 177 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 41 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 178 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 42 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 179 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 43 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 180 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 44 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 181 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 45 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 182 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 46 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | 183 | AM64X_DEV_MCU_M4FSS0_CORE0 | nvic | 47 |
Global Events¶
This section describes AM64X global events. The global events are used in interrupt management based TISCI messages.
Warning
Resources marked as reserved for use by DMSC cannot be assigned to a host within the RM Board Configuration resource assignment array. The RM Board Configuration is rejected if an overlap with a reserved resource is detected.
Global Event Name | Global Event Range |
---|---|
DMASS0_INTAGGR_0 SEVT (RESERVED BY SYSTEM FIRMWARE) | 0 to 15 |
DMASS0_INTAGGR_0 SEVT | 16 to 1535 |
DMASS0_INTAGGR_0 MEVT | 8192 to 8319 |
DMASS0_INTAGGR_0 GEVT | 10240 to 10495 |
DMASS0_INTAGGR_0 LEVT | 32768 to 32799 |
DMASS0_BCDMA_0 TRIGGER | 50176 to 50311 |
Event-Based Interrupt Source IDs¶
Device Name | Device ID | Interrupt Source Name | Interrupt Source Index |
---|---|---|---|
AM64X_DEV_DMASS0_RINGACC_0 | 33 | Ring events | 20 to 31 |
AM64X_DEV_DMASS0_RINGACC_0 | 33 | Ring global error event | 32 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped timermgr_evt events | 0 to 1023 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped pktdma_tx_chan_error events | 4096 to 4137 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped pktdma_tx_flow_completion events | 4608 to 4719 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped pktdma_rx_chan_error events | 5120 to 5148 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped pktdma_rx_flow_completion events | 5632 to 5807 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped pktdma_rx_flow_starvation events | 6144 to 6319 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped pktdma_rx_flow_firewall events | 6656 to 6831 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped bcdma_chan_error events | 8192 to 8219 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped bcdma_chan_data_completion events | 8704 to 8731 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped bcdma_chan_ring_completion events | 9216 to 9243 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped bcdma_tx_chan_error events | 9728 to 9747 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped bcdma_tx_chan_data_completion events | 10240 to 10259 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped bcdma_tx_chan_ring_completion events | 10752 to 10771 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped bcdma_rx_chan_error events | 11264 to 11283 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped bcdma_rx_chan_data_completion events | 11776 to 11795 |
AM64X_DEV_DMASS0_INTAGGR_0 | 28 | DMASS0_INTAGGR_0 mapped bcdma_rx_chan_ring_completion events | 12288 to 12307 |