 |
AM261x MCU+ SDK
10.02.00
|
|
Go to the documentation of this file.
34 #ifndef CSLR_SOC_DEFINES_H_
35 #define CSLR_SOC_DEFINES_H_
51 #define CSL_UART_PER_CNT (4U)
54 #define CSL_SPI_PER_CNT (4U)
57 #define CSL_LIN_PER_CNT (3U)
60 #define CSL_I2C_PER_CNT (2U)
63 #define CSL_MCAN_PER_CNT (2U)
66 #define CSL_ETPWM_PER_CNT (10U)
69 #define CSL_ECAP_PER_CNT (8U)
72 #define CSL_EQEP_PER_CNT (2U)
75 #define CSL_SDFM_PER_CNT (2U)
78 #define CSL_ADC_PER_CNT (3U)
81 #define CSL_CMPSSA_PER_CNT (10U)
84 #define CSL_CMPSSB_PER_CNT (0U)
87 #define SOC_EDMA_NUM_DMACH (64U)
89 #define SOC_EDMA_NUM_QDMACH (8U)
91 #define SOC_EDMA_NUM_PARAMSETS (256U)
93 #define SOC_EDMA_NUM_EVQUE (2U)
95 #define SOC_EDMA_CHMAPEXIST (1U)
97 #define SOC_EDMA_NUM_REGIONS (8U)
99 #define SOC_EDMA_MEMPROTECT (1U)
101 #define SOC_EDMA_NUM_TPTC (2U)
109 #define EDMA_TPCC_A_ERRINT (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPCC_A_ERRINT_MASK)
110 #define EDMA_TPCC_A_MPINT (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPCC_A_MPINT_MASK)
111 #define EDMA_TPTC_A0_ERR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A0_ERR_MASK)
112 #define EDMA_TPTC_A1_ERR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A1_ERR_MASK)
113 #define EDMA_TPCC_A_PAR_ERR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPCC_A_PAR_ERR_MASK)
114 #define EDMA_TPCC_A_WRITE_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPCC_A_WRITE_ACCESS_ERROR_MASK)
115 #define EDMA_TPTC_A0_WRITE_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A0_WRITE_ACCESS_ERROR_MASK)
116 #define EDMA_TPTC_A1_WRITE_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A1_WRITE_ACCESS_ERROR_MASK)
117 #define EDMA_TPCC_A_READ_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPCC_A_READ_ACCESS_ERROR_MASK)
118 #define EDMA_TPTC_A0_READ_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A0_READ_ACCESS_ERROR_MASK)
119 #define EDMA_TPTC_A1_READ_ACCESS_ERROR (CSL_MSS_CTRL_TPCC0_ERRAGG_STATUS_TPTC_A1_READ_ACCESS_ERROR_MASK)
122 #define MCAN_MSG_RAM_MAX_WORD_COUNT (4352U)
124 #define MCAN_MAX_RX_DMA_BUFFERS (7U)
127 #define MCAN_MAX_TX_DMA_BUFFERS (4U)
130 #define FSI_MAX_TX_DMA_BUFFERS (2U)
133 #define FSI_MAX_RX_DMA_BUFFERS (2U)
136 #define MCSPI_DMA_IS_FIFO_SUPPORTED (1U)
144 #define CSL_CORE_ID_R5FSS0_0 (0U)
145 #define CSL_CORE_ID_R5FSS0_1 (1U)
146 #define CSL_CORE_ID_MAX (2U)
155 #define PRIV_ID_M4FSS0_0 (1U)
156 #define PRIV_ID_R5FSS0_0 (4U)
157 #define PRIV_ID_R5FSS0_1 (5U)
158 #define PRIV_ID_ICSSM0 (9U)
159 #define PRIV_ID_ICSSM1 (11U)
160 #define PRIV_ID_CPSW (10U)
161 #define PRIV_ID_USB (12U)
169 #define MSS_SYS_VCLK 200000000U
170 #define R5F_CLOCK_MHZ 400U
186 #define CSL_ARM_R5_CLUSTER_GROUP_ID_0 ((uint32_t) 0x00U)
196 #define CSL_ARM_R5_CPU_ID_0 ((uint32_t) 0x00U)
198 #define CSL_ARM_R5_CPU_ID_1 ((uint32_t) 0x01U)
202 #define CSL_CORE_R5F_INTR_MAX (256U)
208 #if (__ARM_ARCH == 7) && (__ARM_ARCH_PROFILE == 'R')
209 #define CSL_CACHE_L1P_LINESIZE (32U)
210 #define CSL_CACHE_L1D_LINESIZE (32U)
211 #elif (__ARM_ARCH == 7) && (__ARM_ARCH_PROFILE == 'M')