AM64x MCU+ SDK  08.03.00
tisci_clocks.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2017-2022 Texas Instruments Incorporated
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions
6  * are met:
7  *
8  * Redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer.
10  *
11  * Redistributions in binary form must reproduce the above copyright
12  * notice, this list of conditions and the following disclaimer in the
13  * documentation and/or other materials provided with the
14  * distribution.
15  *
16  * Neither the name of Texas Instruments Incorporated nor the names of
17  * its contributors may be used to endorse or promote products derived
18  * from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  *
32  */
51 #ifndef SOC_AM64X_CLOCKS_H
52 #define SOC_AM64X_CLOCKS_H
53 
54 #ifdef __cplusplus
55 extern "C"
56 {
57 #endif
58 
59 
60 #define TISCI_DEV_ADC0_ADC_CLK 0
61 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
62 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
63 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 3
64 #define TISCI_DEV_ADC0_ADC_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 4
65 #define TISCI_DEV_ADC0_SYS_CLK 5
66 #define TISCI_DEV_ADC0_VBUS_CLK 6
67 
68 #define TISCI_DEV_CMP_EVENT_INTROUTER0_INTR_CLK 0
69 
70 #define TISCI_DEV_DBGSUSPENDROUTER0_INTR_CLK 0
71 
72 #define TISCI_DEV_MAIN_GPIOMUX_INTROUTER0_INTR_CLK 0
73 
74 #define TISCI_DEV_MCU_MCU_GPIOMUX_INTROUTER0_INTR_CLK 0
75 
76 #define TISCI_DEV_TIMESYNC_EVENT_INTROUTER0_INTR_CLK 0
77 
78 #define TISCI_DEV_MCU_M4FSS0_CORE0_DAP_CLK 0
79 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK 1
80 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 2
81 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK2 3
82 
83 #define TISCI_DEV_CPSW0_CPPI_CLK_CLK 0
84 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK 1
85 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 2
86 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 3
87 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 4
88 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 5
89 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
90 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 7
91 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 8
92 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 9
93 #define TISCI_DEV_CPSW0_GMII1_MR_CLK 10
94 #define TISCI_DEV_CPSW0_GMII1_MT_CLK 11
95 #define TISCI_DEV_CPSW0_GMII2_MR_CLK 12
96 #define TISCI_DEV_CPSW0_GMII2_MT_CLK 13
97 #define TISCI_DEV_CPSW0_GMII_RFT_CLK 14
98 #define TISCI_DEV_CPSW0_RGMII1_RXC_I 15
99 #define TISCI_DEV_CPSW0_RGMII1_TXC_I 16
100 #define TISCI_DEV_CPSW0_RGMII2_RXC_I 17
101 #define TISCI_DEV_CPSW0_RGMII2_TXC_I 18
102 #define TISCI_DEV_CPSW0_RGMII_MHZ_250_CLK 19
103 #define TISCI_DEV_CPSW0_RGMII_MHZ_50_CLK 20
104 #define TISCI_DEV_CPSW0_RGMII_MHZ_5_CLK 21
105 #define TISCI_DEV_CPSW0_RMII_MHZ_50_CLK 22
106 #define TISCI_DEV_CPSW0_CPTS_GENF0 23
107 #define TISCI_DEV_CPSW0_CPTS_GENF1 24
108 #define TISCI_DEV_CPSW0_RGMII1_TXC_O 25
109 #define TISCI_DEV_CPSW0_RGMII2_TXC_O 26
110 
111 #define TISCI_DEV_CPT2_AGGR0_VCLK_CLK 0
112 
113 #define TISCI_DEV_STM0_ATB_CLK 0
114 #define TISCI_DEV_STM0_CORE_CLK 1
115 #define TISCI_DEV_STM0_VBUSP_CLK 2
116 
117 #define TISCI_DEV_DCC0_DCC_CLKSRC0_CLK 0
118 #define TISCI_DEV_DCC0_DCC_CLKSRC1_CLK 1
119 #define TISCI_DEV_DCC0_DCC_CLKSRC2_CLK 2
120 #define TISCI_DEV_DCC0_DCC_CLKSRC3_CLK 3
121 #define TISCI_DEV_DCC0_DCC_CLKSRC4_CLK 4
122 #define TISCI_DEV_DCC0_DCC_CLKSRC5_CLK 5
123 #define TISCI_DEV_DCC0_DCC_CLKSRC6_CLK 6
124 #define TISCI_DEV_DCC0_DCC_CLKSRC7_CLK 7
125 #define TISCI_DEV_DCC0_DCC_INPUT00_CLK 8
126 #define TISCI_DEV_DCC0_DCC_INPUT01_CLK 9
127 #define TISCI_DEV_DCC0_DCC_INPUT02_CLK 10
128 #define TISCI_DEV_DCC0_DCC_INPUT10_CLK 11
129 #define TISCI_DEV_DCC0_VBUS_CLK 12
130 
131 #define TISCI_DEV_DCC1_DCC_CLKSRC0_CLK 0
132 #define TISCI_DEV_DCC1_DCC_CLKSRC1_CLK 1
133 #define TISCI_DEV_DCC1_DCC_CLKSRC2_CLK 2
134 #define TISCI_DEV_DCC1_DCC_CLKSRC3_CLK 3
135 #define TISCI_DEV_DCC1_DCC_CLKSRC4_CLK 4
136 #define TISCI_DEV_DCC1_DCC_CLKSRC5_CLK 5
137 #define TISCI_DEV_DCC1_DCC_CLKSRC6_CLK 6
138 #define TISCI_DEV_DCC1_DCC_CLKSRC7_CLK 7
139 #define TISCI_DEV_DCC1_DCC_INPUT00_CLK 8
140 #define TISCI_DEV_DCC1_DCC_INPUT01_CLK 9
141 #define TISCI_DEV_DCC1_DCC_INPUT02_CLK 10
142 #define TISCI_DEV_DCC1_DCC_INPUT10_CLK 11
143 #define TISCI_DEV_DCC1_VBUS_CLK 12
144 
145 #define TISCI_DEV_DCC2_DCC_CLKSRC0_CLK 0
146 #define TISCI_DEV_DCC2_DCC_CLKSRC1_CLK 1
147 #define TISCI_DEV_DCC2_DCC_CLKSRC2_CLK 2
148 #define TISCI_DEV_DCC2_DCC_CLKSRC3_CLK 3
149 #define TISCI_DEV_DCC2_DCC_CLKSRC4_CLK 4
150 #define TISCI_DEV_DCC2_DCC_CLKSRC5_CLK 5
151 #define TISCI_DEV_DCC2_DCC_CLKSRC6_CLK 6
152 #define TISCI_DEV_DCC2_DCC_CLKSRC7_CLK 7
153 #define TISCI_DEV_DCC2_DCC_INPUT00_CLK 8
154 #define TISCI_DEV_DCC2_DCC_INPUT01_CLK 9
155 #define TISCI_DEV_DCC2_DCC_INPUT02_CLK 10
156 #define TISCI_DEV_DCC2_DCC_INPUT10_CLK 11
157 #define TISCI_DEV_DCC2_VBUS_CLK 12
158 
159 #define TISCI_DEV_DCC3_DCC_CLKSRC0_CLK 0
160 #define TISCI_DEV_DCC3_DCC_CLKSRC1_CLK 1
161 #define TISCI_DEV_DCC3_DCC_CLKSRC2_CLK 2
162 #define TISCI_DEV_DCC3_DCC_CLKSRC3_CLK 3
163 #define TISCI_DEV_DCC3_DCC_CLKSRC4_CLK 4
164 #define TISCI_DEV_DCC3_DCC_CLKSRC5_CLK 5
165 #define TISCI_DEV_DCC3_DCC_CLKSRC6_CLK 6
166 #define TISCI_DEV_DCC3_DCC_CLKSRC7_CLK 7
167 #define TISCI_DEV_DCC3_DCC_INPUT00_CLK 8
168 #define TISCI_DEV_DCC3_DCC_INPUT01_CLK 9
169 #define TISCI_DEV_DCC3_DCC_INPUT02_CLK 10
170 #define TISCI_DEV_DCC3_DCC_INPUT10_CLK 11
171 #define TISCI_DEV_DCC3_VBUS_CLK 12
172 
173 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK 0
174 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 1
175 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 2
176 #define TISCI_DEV_DCC4_DCC_CLKSRC1_CLK 3
177 #define TISCI_DEV_DCC4_DCC_CLKSRC2_CLK 4
178 #define TISCI_DEV_DCC4_DCC_CLKSRC3_CLK 5
179 #define TISCI_DEV_DCC4_DCC_CLKSRC4_CLK 6
180 #define TISCI_DEV_DCC4_DCC_CLKSRC5_CLK 7
181 #define TISCI_DEV_DCC4_DCC_CLKSRC6_CLK 8
182 #define TISCI_DEV_DCC4_DCC_CLKSRC7_CLK 9
183 #define TISCI_DEV_DCC4_DCC_INPUT00_CLK 10
184 #define TISCI_DEV_DCC4_DCC_INPUT01_CLK 11
185 #define TISCI_DEV_DCC4_DCC_INPUT02_CLK 12
186 #define TISCI_DEV_DCC4_DCC_INPUT10_CLK 13
187 #define TISCI_DEV_DCC4_VBUS_CLK 14
188 
189 #define TISCI_DEV_DCC5_DCC_CLKSRC0_CLK 0
190 #define TISCI_DEV_DCC5_DCC_CLKSRC1_CLK 1
191 #define TISCI_DEV_DCC5_DCC_CLKSRC2_CLK 2
192 #define TISCI_DEV_DCC5_DCC_CLKSRC3_CLK 3
193 #define TISCI_DEV_DCC5_DCC_CLKSRC4_CLK 4
194 #define TISCI_DEV_DCC5_DCC_CLKSRC5_CLK 5
195 #define TISCI_DEV_DCC5_DCC_CLKSRC6_CLK 6
196 #define TISCI_DEV_DCC5_DCC_CLKSRC7_CLK 7
197 #define TISCI_DEV_DCC5_DCC_INPUT00_CLK 8
198 #define TISCI_DEV_DCC5_DCC_INPUT01_CLK 9
199 #define TISCI_DEV_DCC5_DCC_INPUT02_CLK 10
200 #define TISCI_DEV_DCC5_DCC_INPUT10_CLK 11
201 #define TISCI_DEV_DCC5_VBUS_CLK 12
202 
203 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC0_CLK 0
204 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC1_CLK 1
205 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC2_CLK 2
206 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC3_CLK 3
207 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC4_CLK 4
208 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC5_CLK 5
209 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC6_CLK 6
210 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC7_CLK 7
211 #define TISCI_DEV_MCU_DCC0_DCC_INPUT00_CLK 8
212 #define TISCI_DEV_MCU_DCC0_DCC_INPUT01_CLK 9
213 #define TISCI_DEV_MCU_DCC0_DCC_INPUT02_CLK 10
214 #define TISCI_DEV_MCU_DCC0_DCC_INPUT10_CLK 11
215 #define TISCI_DEV_MCU_DCC0_VBUS_CLK 12
216 
217 #define TISCI_DEV_DEBUGSS_WRAP0_ATB_CLK 0
218 #define TISCI_DEV_DEBUGSS_WRAP0_CORE_CLK 1
219 #define TISCI_DEV_DEBUGSS_WRAP0_JTAG_TCK 2
220 #define TISCI_DEV_DEBUGSS_WRAP0_TREXPT_CLK 3
221 
222 #define TISCI_DEV_DMASS0_BCDMA_0_CLK 0
223 
224 #define TISCI_DEV_DMASS0_CBASS_0_CLK 0
225 
226 #define TISCI_DEV_DMASS0_INTAGGR_0_CLK 0
227 
228 #define TISCI_DEV_DMASS0_IPCSS_0_CLK 0
229 
230 #define TISCI_DEV_DMASS0_PKTDMA_0_CLK 0
231 
232 #define TISCI_DEV_DMASS0_PSILCFG_0_CLK 0
233 
234 #define TISCI_DEV_DMASS0_PSILSS_0_PDMA_MAIN0_CLK 0
235 #define TISCI_DEV_DMASS0_PSILSS_0_PDMA_MAIN1_CLK 1
236 #define TISCI_DEV_DMASS0_PSILSS_0_VD2CLK 2
237 
238 #define TISCI_DEV_DMASS0_RINGACC_0_CLK 0
239 
240 #define TISCI_DEV_TIMER0_TIMER_HCLK_CLK 0
241 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK 1
242 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
243 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
244 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
245 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
246 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
247 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
248 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
249 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
250 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
251 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
252 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
253 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
254 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
255 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
256 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
257 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
258 #define TISCI_DEV_TIMER0_TIMER_PWM 18
259 
260 #define TISCI_DEV_TIMER1_TIMER_HCLK_CLK 0
261 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK 1
262 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
263 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
264 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
265 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
266 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
267 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
268 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
269 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
270 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
271 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
272 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
273 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
274 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
275 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
276 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
277 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
278 #define TISCI_DEV_TIMER1_TIMER_PWM 18
279 
280 #define TISCI_DEV_TIMER10_TIMER_HCLK_CLK 0
281 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK 1
282 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
283 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
284 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
285 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
286 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
287 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
288 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
289 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
290 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
291 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
292 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
293 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
294 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
295 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
296 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
297 #define TISCI_DEV_TIMER10_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
298 #define TISCI_DEV_TIMER10_TIMER_PWM 18
299 
300 #define TISCI_DEV_TIMER11_TIMER_HCLK_CLK 0
301 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK 1
302 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
303 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
304 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
305 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
306 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
307 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
308 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
309 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
310 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
311 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
312 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
313 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
314 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
315 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
316 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
317 #define TISCI_DEV_TIMER11_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
318 #define TISCI_DEV_TIMER11_TIMER_PWM 18
319 
320 #define TISCI_DEV_TIMER2_TIMER_HCLK_CLK 0
321 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK 1
322 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
323 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
324 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
325 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
326 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
327 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
328 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
329 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
330 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
331 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
332 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
333 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
334 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
335 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
336 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
337 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
338 #define TISCI_DEV_TIMER2_TIMER_PWM 18
339 
340 #define TISCI_DEV_TIMER3_TIMER_HCLK_CLK 0
341 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK 1
342 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
343 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
344 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
345 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
346 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
347 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
348 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
349 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
350 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
351 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
352 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
353 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
354 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
355 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
356 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
357 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
358 #define TISCI_DEV_TIMER3_TIMER_PWM 18
359 
360 #define TISCI_DEV_TIMER4_TIMER_HCLK_CLK 0
361 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK 1
362 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
363 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
364 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
365 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
366 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
367 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
368 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
369 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
370 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
371 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
372 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
373 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
374 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
375 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
376 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
377 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
378 #define TISCI_DEV_TIMER4_TIMER_PWM 18
379 
380 #define TISCI_DEV_TIMER5_TIMER_HCLK_CLK 0
381 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK 1
382 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
383 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
384 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
385 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
386 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
387 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
388 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
389 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
390 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
391 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
392 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
393 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
394 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
395 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
396 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
397 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
398 #define TISCI_DEV_TIMER5_TIMER_PWM 18
399 
400 #define TISCI_DEV_TIMER6_TIMER_HCLK_CLK 0
401 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK 1
402 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
403 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
404 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
405 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
406 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
407 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
408 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
409 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
410 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
411 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
412 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
413 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
414 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
415 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
416 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
417 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
418 #define TISCI_DEV_TIMER6_TIMER_PWM 18
419 
420 #define TISCI_DEV_TIMER7_TIMER_HCLK_CLK 0
421 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK 1
422 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
423 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
424 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
425 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
426 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
427 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
428 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
429 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
430 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
431 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
432 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
433 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
434 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
435 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
436 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
437 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
438 #define TISCI_DEV_TIMER7_TIMER_PWM 18
439 
440 #define TISCI_DEV_TIMER8_TIMER_HCLK_CLK 0
441 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK 1
442 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
443 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
444 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
445 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
446 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
447 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
448 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
449 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
450 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
451 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
452 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
453 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
454 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
455 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
456 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
457 #define TISCI_DEV_TIMER8_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
458 #define TISCI_DEV_TIMER8_TIMER_PWM 18
459 
460 #define TISCI_DEV_TIMER9_TIMER_HCLK_CLK 0
461 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK 1
462 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
463 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 3
464 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 4
465 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 5
466 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 6
467 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 7
468 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 8
469 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_K3_CPTS_MAIN_0_CPTS_GENF4 9
470 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 10
471 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 11
472 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 12
473 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 13
474 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 14
475 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 15
476 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 16
477 #define TISCI_DEV_TIMER9_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 17
478 #define TISCI_DEV_TIMER9_TIMER_PWM 18
479 
480 #define TISCI_DEV_MCU_TIMER0_TIMER_HCLK_CLK 0
481 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK 1
482 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
483 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
484 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
485 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
486 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
487 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
488 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
489 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
490 #define TISCI_DEV_MCU_TIMER0_TIMER_PWM 10
491 
492 #define TISCI_DEV_MCU_TIMER1_TIMER_HCLK_CLK 0
493 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK 1
494 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
495 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
496 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
497 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
498 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
499 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
500 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
501 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
502 #define TISCI_DEV_MCU_TIMER1_TIMER_PWM 10
503 
504 #define TISCI_DEV_MCU_TIMER2_TIMER_HCLK_CLK 0
505 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK 1
506 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
507 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
508 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
509 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
510 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
511 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
512 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
513 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
514 #define TISCI_DEV_MCU_TIMER2_TIMER_PWM 10
515 
516 #define TISCI_DEV_MCU_TIMER3_TIMER_HCLK_CLK 0
517 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK 1
518 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
519 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_K3_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 3
520 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
521 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 5
522 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
523 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
524 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 8
525 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 9
526 #define TISCI_DEV_MCU_TIMER3_TIMER_PWM 10
527 
528 #define TISCI_DEV_ECAP0_VBUS_CLK 0
529 
530 #define TISCI_DEV_ECAP1_VBUS_CLK 0
531 
532 #define TISCI_DEV_ECAP2_VBUS_CLK 0
533 
534 #define TISCI_DEV_ELM0_VBUSP_CLK 0
535 
536 #define TISCI_DEV_MMCSD0_EMMCSS_VBUS_CLK 0
537 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK 1
538 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 2
539 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 3
540 
541 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I 0
542 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC1_CLKLB_OUT 1
543 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_EMMCSD4SS_MAIN_0_EMMCSDSS_IO_CLK_O 2
544 #define TISCI_DEV_MMCSD1_EMMCSDSS_VBUS_CLK 3
545 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK 4
546 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 5
547 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 6
548 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_O 7
549 
550 #define TISCI_DEV_EQEP0_VBUS_CLK 0
551 
552 #define TISCI_DEV_EQEP1_VBUS_CLK 0
553 
554 #define TISCI_DEV_EQEP2_VBUS_CLK 0
555 
556 #define TISCI_DEV_ESM0_CLK 0
557 
558 #define TISCI_DEV_MCU_ESM0_CLK 0
559 
560 #define TISCI_DEV_FSIRX0_FSI_RX_CK 0
561 #define TISCI_DEV_FSIRX0_FSI_RX_LPBK_CK 1
562 #define TISCI_DEV_FSIRX0_FSI_RX_VBUS_CLK 2
563 
564 #define TISCI_DEV_FSIRX1_FSI_RX_CK 0
565 #define TISCI_DEV_FSIRX1_FSI_RX_LPBK_CK 1
566 #define TISCI_DEV_FSIRX1_FSI_RX_VBUS_CLK 2
567 
568 #define TISCI_DEV_FSIRX2_FSI_RX_CK 0
569 #define TISCI_DEV_FSIRX2_FSI_RX_LPBK_CK 1
570 #define TISCI_DEV_FSIRX2_FSI_RX_VBUS_CLK 2
571 
572 #define TISCI_DEV_FSIRX3_FSI_RX_CK 0
573 #define TISCI_DEV_FSIRX3_FSI_RX_LPBK_CK 1
574 #define TISCI_DEV_FSIRX3_FSI_RX_VBUS_CLK 2
575 
576 #define TISCI_DEV_FSIRX4_FSI_RX_CK 0
577 #define TISCI_DEV_FSIRX4_FSI_RX_LPBK_CK 1
578 #define TISCI_DEV_FSIRX4_FSI_RX_VBUS_CLK 2
579 
580 #define TISCI_DEV_FSIRX5_FSI_RX_CK 0
581 #define TISCI_DEV_FSIRX5_FSI_RX_LPBK_CK 1
582 #define TISCI_DEV_FSIRX5_FSI_RX_VBUS_CLK 2
583 
584 #define TISCI_DEV_FSITX0_FSI_TX_PLL_CLK 0
585 #define TISCI_DEV_FSITX0_FSI_TX_VBUS_CLK 1
586 #define TISCI_DEV_FSITX0_FSI_TX_CK 2
587 
588 #define TISCI_DEV_FSITX1_FSI_TX_PLL_CLK 0
589 #define TISCI_DEV_FSITX1_FSI_TX_VBUS_CLK 1
590 #define TISCI_DEV_FSITX1_FSI_TX_CK 2
591 
592 #define TISCI_DEV_FSS0_FSAS_0_GCLK 0
593 
594 #define TISCI_DEV_FSS0_OSPI_0_OSPI_DQS_CLK 0
595 #define TISCI_DEV_FSS0_OSPI_0_OSPI_HCLK_CLK 1
596 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK 2
597 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_DQS_OUT 3
598 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_LBCLKO_OUT 4
599 #define TISCI_DEV_FSS0_OSPI_0_OSPI_PCLK_CLK 5
600 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK 6
601 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT1_CLK 7
602 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT5_CLK 8
603 #define TISCI_DEV_FSS0_OSPI_0_OSPI_OCLK_CLK 9
604 
605 #define TISCI_DEV_GICSS0_VCLK_CLK 0
606 
607 #define TISCI_DEV_GPIO0_MMR_CLK 0
608 
609 #define TISCI_DEV_GPIO1_MMR_CLK 0
610 
611 #define TISCI_DEV_MCU_GPIO0_MMR_CLK 0
612 
613 #define TISCI_DEV_GPMC0_FUNC_CLK 0
614 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 1
615 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 2
616 #define TISCI_DEV_GPMC0_PI_GPMC_RET_CLK 3
617 #define TISCI_DEV_GPMC0_VBUSM_CLK 4
618 #define TISCI_DEV_GPMC0_PO_GPMC_DEV_CLK 5
619 
620 #define TISCI_DEV_GTC0_GTC_CLK 0
621 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 1
622 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 2
623 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 3
624 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 4
625 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 5
626 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 6
627 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 7
628 #define TISCI_DEV_GTC0_GTC_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 8
629 #define TISCI_DEV_GTC0_VBUSP_CLK 9
630 
631 #define TISCI_DEV_PRU_ICSSG0_CORE_CLK 0
632 #define TISCI_DEV_PRU_ICSSG0_CORE_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 1
633 #define TISCI_DEV_PRU_ICSSG0_CORE_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT9_CLK 2
634 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK 3
635 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 4
636 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 5
637 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 6
638 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 7
639 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 8
640 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 9
641 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 10
642 #define TISCI_DEV_PRU_ICSSG0_IEP_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 11
643 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII0_RXC_I 12
644 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII0_TXC_I 13
645 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII1_RXC_I 14
646 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII1_TXC_I 15
647 #define TISCI_DEV_PRU_ICSSG0_RGMII_MHZ_250_CLK 16
648 #define TISCI_DEV_PRU_ICSSG0_RGMII_MHZ_50_CLK 17
649 #define TISCI_DEV_PRU_ICSSG0_RGMII_MHZ_5_CLK 18
650 #define TISCI_DEV_PRU_ICSSG0_UCLK_CLK 19
651 #define TISCI_DEV_PRU_ICSSG0_VCLK_CLK 20
652 #define TISCI_DEV_PRU_ICSSG0_PR1_MDIO_MDCLK_O 21
653 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII0_TXC_O 22
654 #define TISCI_DEV_PRU_ICSSG0_PR1_RGMII1_TXC_O 23
655 
656 #define TISCI_DEV_PRU_ICSSG1_CORE_CLK 0
657 #define TISCI_DEV_PRU_ICSSG1_CORE_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 1
658 #define TISCI_DEV_PRU_ICSSG1_CORE_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT9_CLK 2
659 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK 3
660 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 4
661 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 5
662 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 6
663 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 7
664 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 8
665 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 9
666 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 10
667 #define TISCI_DEV_PRU_ICSSG1_IEP_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 11
668 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII0_RXC_I 12
669 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII0_TXC_I 13
670 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII1_RXC_I 14
671 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII1_TXC_I 15
672 #define TISCI_DEV_PRU_ICSSG1_RGMII_MHZ_250_CLK 16
673 #define TISCI_DEV_PRU_ICSSG1_RGMII_MHZ_50_CLK 17
674 #define TISCI_DEV_PRU_ICSSG1_RGMII_MHZ_5_CLK 18
675 #define TISCI_DEV_PRU_ICSSG1_UCLK_CLK 19
676 #define TISCI_DEV_PRU_ICSSG1_VCLK_CLK 20
677 #define TISCI_DEV_PRU_ICSSG1_PR1_MDIO_MDCLK_O 21
678 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII0_TXC_O 22
679 #define TISCI_DEV_PRU_ICSSG1_PR1_RGMII1_TXC_O 23
680 
681 #define TISCI_DEV_LED0_LED_CLK 0
682 #define TISCI_DEV_LED0_VBUSP_CLK 1
683 
684 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK 0
685 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 1
686 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 2
687 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 3
688 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 4
689 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 5
690 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 6
691 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 7
692 #define TISCI_DEV_CPTS0_CPTS_RFT_CLK_PARENT_K3_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 8
693 #define TISCI_DEV_CPTS0_VBUSP_CLK 9
694 #define TISCI_DEV_CPTS0_CPTS_GENF1 10
695 #define TISCI_DEV_CPTS0_CPTS_GENF2 11
696 #define TISCI_DEV_CPTS0_CPTS_GENF3 12
697 #define TISCI_DEV_CPTS0_CPTS_GENF4 13
698 
699 #define TISCI_DEV_DDPA0_DDPA_CLK 0
700 
701 #define TISCI_DEV_EPWM0_VBUSP_CLK 0
702 
703 #define TISCI_DEV_EPWM1_VBUSP_CLK 0
704 
705 #define TISCI_DEV_EPWM2_VBUSP_CLK 0
706 
707 #define TISCI_DEV_EPWM3_VBUSP_CLK 0
708 
709 #define TISCI_DEV_EPWM4_VBUSP_CLK 0
710 
711 #define TISCI_DEV_EPWM5_VBUSP_CLK 0
712 
713 #define TISCI_DEV_EPWM6_VBUSP_CLK 0
714 
715 #define TISCI_DEV_EPWM7_VBUSP_CLK 0
716 
717 #define TISCI_DEV_EPWM8_VBUSP_CLK 0
718 
719 #define TISCI_DEV_PBIST0_CLK8_CLK 0
720 
721 #define TISCI_DEV_PBIST1_CLK8_CLK 0
722 
723 #define TISCI_DEV_PBIST2_CLK8_CLK 0
724 
725 #define TISCI_DEV_PBIST3_CLK8_CLK 0
726 
727 #define TISCI_DEV_VTM0_FIX_REF2_CLK 0
728 #define TISCI_DEV_VTM0_FIX_REF_CLK 1
729 #define TISCI_DEV_VTM0_VBUSP_CLK 2
730 
731 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK 0
732 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT2_CLK 1
733 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 2
734 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 3
735 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
736 #define TISCI_DEV_MCAN0_MCANSS_HCLK_CLK 5
737 
738 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK 0
739 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT2_CLK 1
740 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 2
741 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 3
742 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
743 #define TISCI_DEV_MCAN1_MCANSS_HCLK_CLK 5
744 
745 #define TISCI_DEV_MCU_MCRC64_0_CLK 0
746 
747 #define TISCI_DEV_I2C0_CLK 0
748 #define TISCI_DEV_I2C0_PISCL 1
749 #define TISCI_DEV_I2C0_PISYS_CLK 2
750 #define TISCI_DEV_I2C0_PORSCL 3
751 
752 #define TISCI_DEV_I2C1_CLK 0
753 #define TISCI_DEV_I2C1_PISCL 1
754 #define TISCI_DEV_I2C1_PISYS_CLK 2
755 #define TISCI_DEV_I2C1_PORSCL 3
756 
757 #define TISCI_DEV_I2C2_CLK 0
758 #define TISCI_DEV_I2C2_PISCL 1
759 #define TISCI_DEV_I2C2_PISYS_CLK 2
760 #define TISCI_DEV_I2C2_PORSCL 3
761 
762 #define TISCI_DEV_I2C3_CLK 0
763 #define TISCI_DEV_I2C3_PISCL 1
764 #define TISCI_DEV_I2C3_PISYS_CLK 2
765 #define TISCI_DEV_I2C3_PORSCL 3
766 
767 #define TISCI_DEV_MCU_I2C0_CLK 0
768 #define TISCI_DEV_MCU_I2C0_PISCL 1
769 #define TISCI_DEV_MCU_I2C0_PISYS_CLK 2
770 #define TISCI_DEV_MCU_I2C0_PORSCL 3
771 
772 #define TISCI_DEV_MCU_I2C1_CLK 0
773 #define TISCI_DEV_MCU_I2C1_PISCL 1
774 #define TISCI_DEV_MCU_I2C1_PISYS_CLK 2
775 #define TISCI_DEV_MCU_I2C1_PORSCL 3
776 
777 #define TISCI_DEV_MSRAM_256K0_CCLK_CLK 0
778 #define TISCI_DEV_MSRAM_256K0_VCLK_CLK 1
779 
780 #define TISCI_DEV_MSRAM_256K1_CCLK_CLK 0
781 #define TISCI_DEV_MSRAM_256K1_VCLK_CLK 1
782 
783 #define TISCI_DEV_MSRAM_256K2_CCLK_CLK 0
784 #define TISCI_DEV_MSRAM_256K2_VCLK_CLK 1
785 
786 #define TISCI_DEV_MSRAM_256K3_CCLK_CLK 0
787 #define TISCI_DEV_MSRAM_256K3_VCLK_CLK 1
788 
789 #define TISCI_DEV_MSRAM_256K4_CCLK_CLK 0
790 #define TISCI_DEV_MSRAM_256K4_VCLK_CLK 1
791 
792 #define TISCI_DEV_MSRAM_256K5_CCLK_CLK 0
793 #define TISCI_DEV_MSRAM_256K5_VCLK_CLK 1
794 
795 #define TISCI_DEV_PCIE0_PCIE_CBA_CLK 0
796 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK 1
797 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 2
798 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 3
799 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 4
800 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_CPTS0_RFT_CLK_OUT 5
801 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 6
802 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 7
803 #define TISCI_DEV_PCIE0_PCIE_CPTS_RCLK_CLK_PARENT_WIZ16B2M4CT_MAIN_0_IP1_LN0_TXMCLK 8
804 #define TISCI_DEV_PCIE0_PCIE_LANE0_REFCLK 10
805 #define TISCI_DEV_PCIE0_PCIE_LANE0_RXCLK 11
806 #define TISCI_DEV_PCIE0_PCIE_LANE0_RXFCLK 12
807 #define TISCI_DEV_PCIE0_PCIE_LANE0_TXFCLK 13
808 #define TISCI_DEV_PCIE0_PCIE_LANE0_TXMCLK 14
809 #define TISCI_DEV_PCIE0_PCIE_PM_CLK 15
810 #define TISCI_DEV_PCIE0_PCIE_LANE0_TXCLK 16
811 
812 #define TISCI_DEV_POSTDIV1_16FFT1_FREF_CLK 0
813 #define TISCI_DEV_POSTDIV1_16FFT1_POSTDIV_CLKIN_CLK 1
814 #define TISCI_DEV_POSTDIV1_16FFT1_HSDIVOUT5_CLK 2
815 #define TISCI_DEV_POSTDIV1_16FFT1_HSDIVOUT6_CLK 3
816 
817 #define TISCI_DEV_POSTDIV4_16FF0_FREF_CLK 0
818 #define TISCI_DEV_POSTDIV4_16FF0_POSTDIV_CLKIN_CLK 1
819 #define TISCI_DEV_POSTDIV4_16FF0_HSDIVOUT5_CLK 2
820 #define TISCI_DEV_POSTDIV4_16FF0_HSDIVOUT6_CLK 3
821 #define TISCI_DEV_POSTDIV4_16FF0_HSDIVOUT7_CLK 4
822 #define TISCI_DEV_POSTDIV4_16FF0_HSDIVOUT8_CLK 5
823 #define TISCI_DEV_POSTDIV4_16FF0_HSDIVOUT9_CLK 6
824 
825 #define TISCI_DEV_POSTDIV4_16FF2_FREF_CLK 0
826 #define TISCI_DEV_POSTDIV4_16FF2_POSTDIV_CLKIN_CLK 1
827 #define TISCI_DEV_POSTDIV4_16FF2_HSDIVOUT5_CLK 2
828 #define TISCI_DEV_POSTDIV4_16FF2_HSDIVOUT6_CLK 3
829 #define TISCI_DEV_POSTDIV4_16FF2_HSDIVOUT7_CLK 4
830 #define TISCI_DEV_POSTDIV4_16FF2_HSDIVOUT8_CLK 5
831 #define TISCI_DEV_POSTDIV4_16FF2_HSDIVOUT9_CLK 6
832 
833 #define TISCI_DEV_PSRAMECC0_CLK_CLK 0
834 
835 #define TISCI_DEV_R5FSS0_CORE0_CPU_CLK 0
836 #define TISCI_DEV_R5FSS0_CORE0_INTERFACE_CLK 1
837 
838 #define TISCI_DEV_R5FSS0_CORE1_CPU_CLK 0
839 #define TISCI_DEV_R5FSS0_CORE1_INTERFACE_CLK 1
840 
841 #define TISCI_DEV_R5FSS1_CORE0_CPU_CLK 0
842 #define TISCI_DEV_R5FSS1_CORE0_INTERFACE_CLK 1
843 
844 #define TISCI_DEV_R5FSS1_CORE1_CPU_CLK 0
845 #define TISCI_DEV_R5FSS1_CORE1_INTERFACE_CLK 1
846 
847 #define TISCI_DEV_RTI0_RTI_CLK 0
848 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
849 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
850 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
851 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
852 #define TISCI_DEV_RTI0_VBUSP_CLK 5
853 
854 #define TISCI_DEV_RTI1_RTI_CLK 0
855 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
856 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
857 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
858 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
859 #define TISCI_DEV_RTI1_VBUSP_CLK 5
860 
861 #define TISCI_DEV_RTI8_RTI_CLK 0
862 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
863 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
864 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
865 #define TISCI_DEV_RTI8_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
866 #define TISCI_DEV_RTI8_VBUSP_CLK 5
867 
868 #define TISCI_DEV_RTI9_RTI_CLK 0
869 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
870 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
871 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
872 #define TISCI_DEV_RTI9_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
873 #define TISCI_DEV_RTI9_VBUSP_CLK 5
874 
875 #define TISCI_DEV_RTI10_RTI_CLK 0
876 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
877 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
878 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
879 #define TISCI_DEV_RTI10_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
880 #define TISCI_DEV_RTI10_VBUSP_CLK 5
881 
882 #define TISCI_DEV_RTI11_RTI_CLK 0
883 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
884 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
885 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
886 #define TISCI_DEV_RTI11_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
887 #define TISCI_DEV_RTI11_VBUSP_CLK 5
888 
889 #define TISCI_DEV_MCU_RTI0_RTI_CLK 0
890 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
891 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
892 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
893 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
894 #define TISCI_DEV_MCU_RTI0_VBUSP_CLK 5
895 
896 #define TISCI_DEV_SA2_UL0_PKA_IN_CLK 0
897 #define TISCI_DEV_SA2_UL0_X1_CLK 1
898 #define TISCI_DEV_SA2_UL0_X2_CLK 2
899 
900 #define TISCI_DEV_A53SS0_CORE_0_A53_CORE0_ARM_CLK_CLK 0
901 
902 #define TISCI_DEV_A53SS0_CORE_1_A53_CORE1_ARM_CLK_CLK 0
903 
904 #define TISCI_DEV_A53SS0_COREPAC_ARM_CLK_CLK 0
905 #define TISCI_DEV_A53SS0_PLL_CTRL_CLK 1
906 #define TISCI_DEV_A53SS0_A53_DIVH_CLK4_OBSCLK_OUT_CLK 2
907 
908 #define TISCI_DEV_DDR16SS0_DDRSS_DDR_PLL_CLK 0
909 #define TISCI_DEV_DDR16SS0_PLL_CTRL_CLK 1
910 
911 #define TISCI_DEV_PSC0_CLK 0
912 #define TISCI_DEV_PSC0_SLOW_CLK 1
913 
914 #define TISCI_DEV_MCU_PSC0_CLK 0
915 #define TISCI_DEV_MCU_PSC0_SLOW_CLK 1
916 
917 #define TISCI_DEV_MCSPI0_CLKSPIREF_CLK 0
918 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK 1
919 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI0_CLK_OUT 2
920 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MAIN_0_IO_CLKSPIO_CLK 3
921 #define TISCI_DEV_MCSPI0_VBUSP_CLK 4
922 #define TISCI_DEV_MCSPI0_IO_CLKSPIO_CLK 5
923 
924 #define TISCI_DEV_MCSPI1_CLKSPIREF_CLK 0
925 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK 1
926 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI1_CLK_OUT 2
927 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MAIN_1_IO_CLKSPIO_CLK 3
928 #define TISCI_DEV_MCSPI1_VBUSP_CLK 4
929 #define TISCI_DEV_MCSPI1_IO_CLKSPIO_CLK 5
930 
931 #define TISCI_DEV_MCSPI2_CLKSPIREF_CLK 0
932 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK 1
933 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI2_CLK_OUT 2
934 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_SPI_MAIN_2_IO_CLKSPIO_CLK 3
935 #define TISCI_DEV_MCSPI2_VBUSP_CLK 4
936 #define TISCI_DEV_MCSPI2_IO_CLKSPIO_CLK 5
937 
938 #define TISCI_DEV_MCSPI3_CLKSPIREF_CLK 0
939 #define TISCI_DEV_MCSPI3_IO_CLKSPII_CLK 1
940 #define TISCI_DEV_MCSPI3_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI3_CLK_OUT 2
941 #define TISCI_DEV_MCSPI3_IO_CLKSPII_CLK_PARENT_SPI_MAIN_3_IO_CLKSPIO_CLK 3
942 #define TISCI_DEV_MCSPI3_VBUSP_CLK 4
943 #define TISCI_DEV_MCSPI3_IO_CLKSPIO_CLK 5
944 
945 #define TISCI_DEV_MCSPI4_CLKSPIREF_CLK 0
946 #define TISCI_DEV_MCSPI4_IO_CLKSPII_CLK 1
947 #define TISCI_DEV_MCSPI4_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI4_CLK_OUT 2
948 #define TISCI_DEV_MCSPI4_IO_CLKSPII_CLK_PARENT_SPI_MAIN_4_IO_CLKSPIO_CLK 3
949 #define TISCI_DEV_MCSPI4_VBUSP_CLK 4
950 #define TISCI_DEV_MCSPI4_IO_CLKSPIO_CLK 5
951 
952 #define TISCI_DEV_MCU_MCSPI0_CLKSPIREF_CLK 0
953 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK 1
954 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI0_CLK_OUT 2
955 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MCU_0_IO_CLKSPIO_CLK 3
956 #define TISCI_DEV_MCU_MCSPI0_VBUSP_CLK 4
957 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPIO_CLK 5
958 
959 #define TISCI_DEV_MCU_MCSPI1_CLKSPIREF_CLK 0
960 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK 1
961 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI1_CLK_OUT 2
962 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MCU_1_IO_CLKSPIO_CLK 3
963 #define TISCI_DEV_MCU_MCSPI1_VBUSP_CLK 4
964 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPIO_CLK 5
965 
966 #define TISCI_DEV_SPINLOCK0_VCLK_CLK 0
967 
968 #define TISCI_DEV_TIMERMGR0_VCLK_CLK 0
969 
970 #define TISCI_DEV_UART0_FCLK_CLK 0
971 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT0 1
972 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
973 #define TISCI_DEV_UART0_VBUSP_CLK 3
974 
975 #define TISCI_DEV_UART1_FCLK_CLK 0
976 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT1 1
977 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
978 #define TISCI_DEV_UART1_VBUSP_CLK 3
979 
980 #define TISCI_DEV_UART2_FCLK_CLK 0
981 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT2 1
982 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
983 #define TISCI_DEV_UART2_VBUSP_CLK 3
984 
985 #define TISCI_DEV_UART3_FCLK_CLK 0
986 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT3 1
987 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
988 #define TISCI_DEV_UART3_VBUSP_CLK 3
989 
990 #define TISCI_DEV_UART4_FCLK_CLK 0
991 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT4 1
992 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
993 #define TISCI_DEV_UART4_VBUSP_CLK 3
994 
995 #define TISCI_DEV_UART5_FCLK_CLK 0
996 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT5 1
997 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
998 #define TISCI_DEV_UART5_VBUSP_CLK 3
999 
1000 #define TISCI_DEV_UART6_FCLK_CLK 0
1001 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT6 1
1002 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
1003 #define TISCI_DEV_UART6_VBUSP_CLK 3
1004 
1005 #define TISCI_DEV_MCU_UART0_FCLK_CLK 0
1006 #define TISCI_DEV_MCU_UART0_VBUSP_CLK 1
1007 
1008 #define TISCI_DEV_MCU_UART1_FCLK_CLK 0
1009 #define TISCI_DEV_MCU_UART1_VBUSP_CLK 1
1010 
1011 #define TISCI_DEV_USB0_ACLK_CLK 0
1012 #define TISCI_DEV_USB0_CLK_LPM_CLK 1
1013 #define TISCI_DEV_USB0_PCLK_CLK 2
1014 #define TISCI_DEV_USB0_PIPE_REFCLK 3
1015 #define TISCI_DEV_USB0_PIPE_RXCLK 4
1016 #define TISCI_DEV_USB0_PIPE_RXFCLK 5
1017 #define TISCI_DEV_USB0_PIPE_TXFCLK 6
1018 #define TISCI_DEV_USB0_PIPE_TXMCLK 7
1019 #define TISCI_DEV_USB0_USB2_APB_PCLK_CLK 8
1020 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK 9
1021 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 10
1022 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT4_CLK 11
1023 #define TISCI_DEV_USB0_PIPE_TXCLK 12
1024 
1025 #define TISCI_DEV_SERDES_10G0_CLK 0
1026 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK 1
1027 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
1028 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 3
1029 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT8_CLK 4
1030 #define TISCI_DEV_SERDES_10G0_CORE_REF_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT4_CLK 5
1031 #define TISCI_DEV_SERDES_10G0_IP1_LN0_TXCLK 6
1032 #define TISCI_DEV_SERDES_10G0_IP2_LN0_TXCLK 7
1033 #define TISCI_DEV_SERDES_10G0_IP1_LN0_REFCLK 8
1034 #define TISCI_DEV_SERDES_10G0_IP1_LN0_RXCLK 9
1035 #define TISCI_DEV_SERDES_10G0_IP1_LN0_RXFCLK 10
1036 #define TISCI_DEV_SERDES_10G0_IP1_LN0_TXFCLK 11
1037 #define TISCI_DEV_SERDES_10G0_IP1_LN0_TXMCLK 12
1038 #define TISCI_DEV_SERDES_10G0_IP2_LN0_REFCLK 13
1039 #define TISCI_DEV_SERDES_10G0_IP2_LN0_RXCLK 14
1040 #define TISCI_DEV_SERDES_10G0_IP2_LN0_RXFCLK 15
1041 #define TISCI_DEV_SERDES_10G0_IP2_LN0_TXFCLK 16
1042 #define TISCI_DEV_SERDES_10G0_IP2_LN0_TXMCLK 17
1043 
1044 #define TISCI_DEV_BOARD0_FSI_TX0_CLK_IN 0
1045 #define TISCI_DEV_BOARD0_FSI_TX1_CLK_IN 1
1046 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_IN 2
1047 #define TISCI_DEV_BOARD0_GPMC0_CLK_IN 3
1048 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN 4
1049 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 5
1050 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 6
1051 #define TISCI_DEV_BOARD0_I2C0_SCL_IN 7
1052 #define TISCI_DEV_BOARD0_I2C1_SCL_IN 8
1053 #define TISCI_DEV_BOARD0_I2C2_SCL_IN 9
1054 #define TISCI_DEV_BOARD0_I2C3_SCL_IN 10
1055 #define TISCI_DEV_BOARD0_MCU_I2C0_SCL_IN 11
1056 #define TISCI_DEV_BOARD0_MCU_I2C1_SCL_IN 12
1057 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN 13
1058 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_MCU_OBSCLK_DIV_OUT0 14
1059 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 15
1060 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_IN 16
1061 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_IN 17
1062 #define TISCI_DEV_BOARD0_MCU_SYSCLKOUT0_IN 18
1063 #define TISCI_DEV_BOARD0_MCU_TIMER_IO0_IN 19
1064 #define TISCI_DEV_BOARD0_MCU_TIMER_IO1_IN 20
1065 #define TISCI_DEV_BOARD0_MCU_TIMER_IO2_IN 21
1066 #define TISCI_DEV_BOARD0_MCU_TIMER_IO3_IN 22
1067 #define TISCI_DEV_BOARD0_MMC1_CLK_IN 23
1068 #define TISCI_DEV_BOARD0_OBSCLK0_IN 24
1069 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK 25
1070 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT0_CLK 26
1071 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 27
1072 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 28
1073 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_K3_CPTS_MAIN_0_CPTS_GENF1 29
1074 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_K3_CPTS_MAIN_0_CPTS_GENF2 30
1075 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_K3_CPTS_MAIN_0_CPTS_GENF3 31
1076 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV1_16FFT_MAIN_14_HSDIVOUT0_CLK 32
1077 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 33
1078 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_8_HSDIVOUT0_CLK 34
1079 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_12_HSDIVOUT0_CLK 35
1080 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_RCOSC_CLKOUT 36
1081 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 37
1082 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK_DUP0 38
1083 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 39
1084 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 40
1085 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_IN 41
1086 #define TISCI_DEV_BOARD0_PRG0_MDIO0_MDC_IN 42
1087 #define TISCI_DEV_BOARD0_PRG0_RGMII1_TXC_IN 43
1088 #define TISCI_DEV_BOARD0_PRG0_RGMII2_TXC_IN 44
1089 #define TISCI_DEV_BOARD0_PRG1_MDIO0_MDC_IN 45
1090 #define TISCI_DEV_BOARD0_PRG1_RGMII1_TXC_IN 46
1091 #define TISCI_DEV_BOARD0_PRG1_RGMII2_TXC_IN 47
1092 #define TISCI_DEV_BOARD0_RGMII1_TXC_IN 48
1093 #define TISCI_DEV_BOARD0_RGMII2_TXC_IN 49
1094 #define TISCI_DEV_BOARD0_SPI0_CLK_IN 50
1095 #define TISCI_DEV_BOARD0_SPI1_CLK_IN 51
1096 #define TISCI_DEV_BOARD0_SPI2_CLK_IN 52
1097 #define TISCI_DEV_BOARD0_SPI3_CLK_IN 53
1098 #define TISCI_DEV_BOARD0_SPI4_CLK_IN 54
1099 #define TISCI_DEV_BOARD0_SYSCLKOUT0_IN 55
1100 #define TISCI_DEV_BOARD0_TIMER_IO0_IN 56
1101 #define TISCI_DEV_BOARD0_TIMER_IO10_IN 57
1102 #define TISCI_DEV_BOARD0_TIMER_IO11_IN 58
1103 #define TISCI_DEV_BOARD0_TIMER_IO1_IN 59
1104 #define TISCI_DEV_BOARD0_TIMER_IO2_IN 60
1105 #define TISCI_DEV_BOARD0_TIMER_IO3_IN 61
1106 #define TISCI_DEV_BOARD0_TIMER_IO4_IN 62
1107 #define TISCI_DEV_BOARD0_TIMER_IO5_IN 63
1108 #define TISCI_DEV_BOARD0_TIMER_IO6_IN 64
1109 #define TISCI_DEV_BOARD0_TIMER_IO7_IN 65
1110 #define TISCI_DEV_BOARD0_TIMER_IO8_IN 66
1111 #define TISCI_DEV_BOARD0_TIMER_IO9_IN 67
1112 #define TISCI_DEV_BOARD0_CPTS0_RFT_CLK_OUT 68
1113 #define TISCI_DEV_BOARD0_CP_GEMAC_CPTS0_RFT_CLK_OUT 69
1114 #define TISCI_DEV_BOARD0_EXT_REFCLK1_OUT 70
1115 #define TISCI_DEV_BOARD0_FSI_RX0_CLK_OUT 71
1116 #define TISCI_DEV_BOARD0_FSI_RX1_CLK_OUT 72
1117 #define TISCI_DEV_BOARD0_FSI_RX2_CLK_OUT 73
1118 #define TISCI_DEV_BOARD0_FSI_RX3_CLK_OUT 74
1119 #define TISCI_DEV_BOARD0_FSI_RX4_CLK_OUT 75
1120 #define TISCI_DEV_BOARD0_FSI_RX5_CLK_OUT 76
1121 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_OUT 77
1122 #define TISCI_DEV_BOARD0_I2C0_SCL_OUT 78
1123 #define TISCI_DEV_BOARD0_I2C1_SCL_OUT 79
1124 #define TISCI_DEV_BOARD0_I2C2_SCL_OUT 80
1125 #define TISCI_DEV_BOARD0_I2C3_SCL_OUT 81
1126 #define TISCI_DEV_BOARD0_LED_CLK_OUT 82
1127 #define TISCI_DEV_BOARD0_MCU_EXT_REFCLK0_OUT 83
1128 #define TISCI_DEV_BOARD0_MCU_I2C0_SCL_OUT 84
1129 #define TISCI_DEV_BOARD0_MCU_I2C1_SCL_OUT 85
1130 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_OUT 86
1131 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_OUT 87
1132 #define TISCI_DEV_BOARD0_MMC1_CLKLB_OUT 88
1133 #define TISCI_DEV_BOARD0_OSPI0_DQS_OUT 89
1134 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_OUT 90
1135 #define TISCI_DEV_BOARD0_PRG0_RGMII1_RXC_OUT 91
1136 #define TISCI_DEV_BOARD0_PRG0_RGMII1_TXC_OUT 92
1137 #define TISCI_DEV_BOARD0_PRG0_RGMII2_RXC_OUT 93
1138 #define TISCI_DEV_BOARD0_PRG0_RGMII2_TXC_OUT 94
1139 #define TISCI_DEV_BOARD0_PRG1_RGMII1_RXC_OUT 95
1140 #define TISCI_DEV_BOARD0_PRG1_RGMII1_TXC_OUT 96
1141 #define TISCI_DEV_BOARD0_PRG1_RGMII2_RXC_OUT 97
1142 #define TISCI_DEV_BOARD0_PRG1_RGMII2_TXC_OUT 98
1143 #define TISCI_DEV_BOARD0_RGMII1_RXC_OUT 99
1144 #define TISCI_DEV_BOARD0_RGMII1_TXC_OUT 100
1145 #define TISCI_DEV_BOARD0_RGMII2_RXC_OUT 101
1146 #define TISCI_DEV_BOARD0_RGMII2_TXC_OUT 102
1147 #define TISCI_DEV_BOARD0_RMII_REF_CLK_OUT 103
1148 #define TISCI_DEV_BOARD0_SPI0_CLK_OUT 104
1149 #define TISCI_DEV_BOARD0_SPI1_CLK_OUT 105
1150 #define TISCI_DEV_BOARD0_SPI2_CLK_OUT 106
1151 #define TISCI_DEV_BOARD0_SPI3_CLK_OUT 107
1152 #define TISCI_DEV_BOARD0_SPI4_CLK_OUT 108
1153 #define TISCI_DEV_BOARD0_TCK_OUT 109
1154 
1155 
1156 
1157 #ifdef __cplusplus
1158 }
1159 #endif
1160 
1161 #endif /* SOC_AM64X_CLOCKS_H */
1162