AM62x MCU+ SDK  09.02.01
tisci_clocks.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2017-2024 Texas Instruments Incorporated
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions
6  * are met:
7  *
8  * Redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer.
10  *
11  * Redistributions in binary form must reproduce the above copyright
12  * notice, this list of conditions and the following disclaimer in the
13  * documentation and/or other materials provided with the
14  * distribution.
15  *
16  * Neither the name of Texas Instruments Incorporated nor the names of
17  * its contributors may be used to endorse or promote products derived
18  * from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  *
32  */
51 #ifndef SOC_AM62X_CLOCKS_H
52 #define SOC_AM62X_CLOCKS_H
53 
54 #ifdef __cplusplus
55 extern "C"
56 {
57 #endif
58 
59 
60 #define TISCI_DEV_DPHY_RX0_IO_RX_CL_L_M 2
61 #define TISCI_DEV_DPHY_RX0_IO_RX_CL_L_P 3
62 #define TISCI_DEV_DPHY_RX0_JTAG_TCK 4
63 #define TISCI_DEV_DPHY_RX0_MAIN_CLK_CLK 5
64 #define TISCI_DEV_DPHY_RX0_PPI_RX_BYTE_CLK 7
65 
66 #define TISCI_DEV_CMP_EVENT_INTROUTER0_INTR_CLK 0
67 
68 #define TISCI_DEV_DBGSUSPENDROUTER0_INTR_CLK 0
69 
70 #define TISCI_DEV_MAIN_GPIOMUX_INTROUTER0_INTR_CLK 0
71 
72 #define TISCI_DEV_WKUP_MCU_GPIOMUX_INTROUTER0_INTR_CLK 0
73 
74 #define TISCI_DEV_TIMESYNC_EVENT_ROUTER0_INTR_CLK 0
75 
76 #define TISCI_DEV_MCU_M4FSS0_CBASS_0_CLK 0
77 
78 #define TISCI_DEV_MCU_M4FSS0_CORE0_DAP_CLK 0
79 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK 1
80 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 2
81 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK2 3
82 
83 #define TISCI_DEV_CPSW0_CPPI_CLK_CLK 0
84 #define TISCI_DEV_CPSW0_CPTS_GENF0 1
85 #define TISCI_DEV_CPSW0_CPTS_GENF1 2
86 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK 3
87 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 4
88 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 5
89 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 6
90 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 8
91 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 9
92 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 10
93 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 11
94 #define TISCI_DEV_CPSW0_GMII1_MR_CLK 13
95 #define TISCI_DEV_CPSW0_GMII1_MT_CLK 14
96 #define TISCI_DEV_CPSW0_GMII2_MR_CLK 15
97 #define TISCI_DEV_CPSW0_GMII2_MT_CLK 16
98 #define TISCI_DEV_CPSW0_GMII_RFT_CLK 17
99 #define TISCI_DEV_CPSW0_MDIO_MDCLK_O 18
100 #define TISCI_DEV_CPSW0_RGMII1_RXC_I 19
101 #define TISCI_DEV_CPSW0_RGMII1_TXC_I 20
102 #define TISCI_DEV_CPSW0_RGMII1_TXC_O 21
103 #define TISCI_DEV_CPSW0_RGMII2_RXC_I 22
104 #define TISCI_DEV_CPSW0_RGMII2_TXC_I 23
105 #define TISCI_DEV_CPSW0_RGMII2_TXC_O 24
106 #define TISCI_DEV_CPSW0_RGMII_MHZ_250_CLK 25
107 #define TISCI_DEV_CPSW0_RGMII_MHZ_50_CLK 26
108 #define TISCI_DEV_CPSW0_RGMII_MHZ_5_CLK 27
109 #define TISCI_DEV_CPSW0_RMII1_MHZ_50_CLK 28
110 #define TISCI_DEV_CPSW0_RMII2_MHZ_50_CLK 29
111 
112 #define TISCI_DEV_CPT2_AGGR0_VCLK_CLK 0
113 
114 #define TISCI_DEV_CPT2_AGGR1_VCLK_CLK 0
115 
116 #define TISCI_DEV_CSI_RX_IF0_MAIN_CLK_CLK 0
117 #define TISCI_DEV_CSI_RX_IF0_PPI_RX_BYTE_CLK 2
118 #define TISCI_DEV_CSI_RX_IF0_VBUS_CLK_CLK 3
119 #define TISCI_DEV_CSI_RX_IF0_VP_CLK_CLK 4
120 
121 #define TISCI_DEV_STM0_ATB_CLK 0
122 #define TISCI_DEV_STM0_CORE_CLK 1
123 #define TISCI_DEV_STM0_VBUSP_CLK 2
124 
125 #define TISCI_DEV_DCC0_DCC_CLKSRC0_CLK 0
126 #define TISCI_DEV_DCC0_DCC_CLKSRC1_CLK 1
127 #define TISCI_DEV_DCC0_DCC_CLKSRC2_CLK 2
128 #define TISCI_DEV_DCC0_DCC_CLKSRC3_CLK 3
129 #define TISCI_DEV_DCC0_DCC_CLKSRC4_CLK 4
130 #define TISCI_DEV_DCC0_DCC_CLKSRC5_CLK 5
131 #define TISCI_DEV_DCC0_DCC_CLKSRC6_CLK 6
132 #define TISCI_DEV_DCC0_DCC_CLKSRC7_CLK 7
133 #define TISCI_DEV_DCC0_DCC_INPUT00_CLK 8
134 #define TISCI_DEV_DCC0_DCC_INPUT01_CLK 9
135 #define TISCI_DEV_DCC0_DCC_INPUT02_CLK 10
136 #define TISCI_DEV_DCC0_DCC_INPUT10_CLK 11
137 #define TISCI_DEV_DCC0_VBUS_CLK 12
138 
139 #define TISCI_DEV_DCC1_DCC_CLKSRC0_CLK 0
140 #define TISCI_DEV_DCC1_DCC_CLKSRC1_CLK 1
141 #define TISCI_DEV_DCC1_DCC_CLKSRC2_CLK 2
142 #define TISCI_DEV_DCC1_DCC_CLKSRC3_CLK 3
143 #define TISCI_DEV_DCC1_DCC_CLKSRC4_CLK 4
144 #define TISCI_DEV_DCC1_DCC_CLKSRC5_CLK 5
145 #define TISCI_DEV_DCC1_DCC_CLKSRC6_CLK 6
146 #define TISCI_DEV_DCC1_DCC_CLKSRC7_CLK 7
147 #define TISCI_DEV_DCC1_DCC_INPUT00_CLK 8
148 #define TISCI_DEV_DCC1_DCC_INPUT01_CLK 9
149 #define TISCI_DEV_DCC1_DCC_INPUT02_CLK 10
150 #define TISCI_DEV_DCC1_DCC_INPUT10_CLK 11
151 #define TISCI_DEV_DCC1_VBUS_CLK 12
152 
153 #define TISCI_DEV_DCC2_DCC_CLKSRC0_CLK 0
154 #define TISCI_DEV_DCC2_DCC_CLKSRC1_CLK 1
155 #define TISCI_DEV_DCC2_DCC_CLKSRC2_CLK 2
156 #define TISCI_DEV_DCC2_DCC_CLKSRC3_CLK 3
157 #define TISCI_DEV_DCC2_DCC_CLKSRC4_CLK 4
158 #define TISCI_DEV_DCC2_DCC_CLKSRC5_CLK 5
159 #define TISCI_DEV_DCC2_DCC_CLKSRC6_CLK 6
160 #define TISCI_DEV_DCC2_DCC_CLKSRC7_CLK 7
161 #define TISCI_DEV_DCC2_DCC_INPUT00_CLK 8
162 #define TISCI_DEV_DCC2_DCC_INPUT01_CLK 9
163 #define TISCI_DEV_DCC2_DCC_INPUT02_CLK 10
164 #define TISCI_DEV_DCC2_DCC_INPUT10_CLK 11
165 #define TISCI_DEV_DCC2_VBUS_CLK 12
166 
167 #define TISCI_DEV_DCC3_DCC_CLKSRC0_CLK 0
168 #define TISCI_DEV_DCC3_DCC_CLKSRC1_CLK 1
169 #define TISCI_DEV_DCC3_DCC_CLKSRC3_CLK 3
170 #define TISCI_DEV_DCC3_DCC_CLKSRC4_CLK 4
171 #define TISCI_DEV_DCC3_DCC_CLKSRC5_CLK 5
172 #define TISCI_DEV_DCC3_DCC_CLKSRC6_CLK 6
173 #define TISCI_DEV_DCC3_DCC_CLKSRC7_CLK 7
174 #define TISCI_DEV_DCC3_DCC_INPUT00_CLK 8
175 #define TISCI_DEV_DCC3_DCC_INPUT01_CLK 9
176 #define TISCI_DEV_DCC3_DCC_INPUT02_CLK 10
177 #define TISCI_DEV_DCC3_DCC_INPUT10_CLK 11
178 #define TISCI_DEV_DCC3_VBUS_CLK 12
179 
180 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK 0
181 #define TISCI_DEV_DCC4_DCC_CLKSRC1_CLK 1
182 #define TISCI_DEV_DCC4_DCC_CLKSRC2_CLK 2
183 #define TISCI_DEV_DCC4_DCC_CLKSRC3_CLK 3
184 #define TISCI_DEV_DCC4_DCC_CLKSRC4_CLK 4
185 #define TISCI_DEV_DCC4_DCC_CLKSRC5_CLK 5
186 #define TISCI_DEV_DCC4_DCC_CLKSRC6_CLK 6
187 #define TISCI_DEV_DCC4_DCC_CLKSRC7_CLK 7
188 #define TISCI_DEV_DCC4_DCC_INPUT00_CLK 8
189 #define TISCI_DEV_DCC4_DCC_INPUT01_CLK 9
190 #define TISCI_DEV_DCC4_DCC_INPUT02_CLK 10
191 #define TISCI_DEV_DCC4_DCC_INPUT10_CLK 11
192 #define TISCI_DEV_DCC4_VBUS_CLK 12
193 
194 #define TISCI_DEV_DCC5_DCC_CLKSRC0_CLK 0
195 #define TISCI_DEV_DCC5_DCC_CLKSRC1_CLK 1
196 #define TISCI_DEV_DCC5_DCC_CLKSRC2_CLK 2
197 #define TISCI_DEV_DCC5_DCC_CLKSRC3_CLK 3
198 #define TISCI_DEV_DCC5_DCC_CLKSRC4_CLK 4
199 #define TISCI_DEV_DCC5_DCC_CLKSRC5_CLK 5
200 #define TISCI_DEV_DCC5_DCC_CLKSRC6_CLK 6
201 #define TISCI_DEV_DCC5_DCC_CLKSRC7_CLK 7
202 #define TISCI_DEV_DCC5_DCC_INPUT00_CLK 8
203 #define TISCI_DEV_DCC5_DCC_INPUT01_CLK 9
204 #define TISCI_DEV_DCC5_DCC_INPUT02_CLK 10
205 #define TISCI_DEV_DCC5_DCC_INPUT10_CLK 11
206 #define TISCI_DEV_DCC5_VBUS_CLK 12
207 
208 #define TISCI_DEV_DCC6_DCC_CLKSRC0_CLK 0
209 #define TISCI_DEV_DCC6_DCC_CLKSRC1_CLK 1
210 #define TISCI_DEV_DCC6_DCC_CLKSRC2_CLK 2
211 #define TISCI_DEV_DCC6_DCC_CLKSRC3_CLK 3
212 #define TISCI_DEV_DCC6_DCC_CLKSRC4_CLK 4
213 #define TISCI_DEV_DCC6_DCC_CLKSRC5_CLK 5
214 #define TISCI_DEV_DCC6_DCC_CLKSRC6_CLK 6
215 #define TISCI_DEV_DCC6_DCC_CLKSRC7_CLK 7
216 #define TISCI_DEV_DCC6_DCC_INPUT00_CLK 8
217 #define TISCI_DEV_DCC6_DCC_INPUT01_CLK 9
218 #define TISCI_DEV_DCC6_DCC_INPUT02_CLK 10
219 #define TISCI_DEV_DCC6_DCC_INPUT10_CLK 11
220 #define TISCI_DEV_DCC6_VBUS_CLK 12
221 
222 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC0_CLK 0
223 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC1_CLK 1
224 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC2_CLK 2
225 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC3_CLK 3
226 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC4_CLK 4
227 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC5_CLK 5
228 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC6_CLK 6
229 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC7_CLK 7
230 #define TISCI_DEV_MCU_DCC0_DCC_INPUT00_CLK 8
231 #define TISCI_DEV_MCU_DCC0_DCC_INPUT01_CLK 9
232 #define TISCI_DEV_MCU_DCC0_DCC_INPUT02_CLK 10
233 #define TISCI_DEV_MCU_DCC0_DCC_INPUT10_CLK 11
234 #define TISCI_DEV_MCU_DCC0_VBUS_CLK 12
235 
236 #define TISCI_DEV_DEBUGSS_WRAP0_ATB_CLK 0
237 #define TISCI_DEV_DEBUGSS_WRAP0_CORE_CLK 1
238 #define TISCI_DEV_DEBUGSS_WRAP0_CSTPIU_TRACECLK 2
239 #define TISCI_DEV_DEBUGSS_WRAP0_JTAG_TCK 20
240 #define TISCI_DEV_DEBUGSS_WRAP0_TREXPT_CLK 22
241 
242 #define TISCI_DEV_DMASS0_BCDMA_0_CLK 0
243 
244 #define TISCI_DEV_DMASS0_CBASS_0_CLK 0
245 
246 #define TISCI_DEV_DMASS0_INTAGGR_0_CLK 0
247 
248 #define TISCI_DEV_DMASS0_IPCSS_0_CLK 0
249 
250 #define TISCI_DEV_DMASS0_PKTDMA_0_CLK 0
251 
252 #define TISCI_DEV_DMASS0_RINGACC_0_CLK 0
253 
254 #define TISCI_DEV_TIMER0_TIMER_HCLK_CLK 0
255 #define TISCI_DEV_TIMER0_TIMER_PWM 1
256 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK 2
257 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
258 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
259 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
260 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
261 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
262 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
263 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
264 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
265 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
266 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
267 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
268 
269 #define TISCI_DEV_TIMER1_TIMER_HCLK_CLK 0
270 #define TISCI_DEV_TIMER1_TIMER_PWM 1
271 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK 2
272 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
273 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
274 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
275 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
276 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
277 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
278 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
279 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
280 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
281 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
282 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
283 
284 #define TISCI_DEV_TIMER2_TIMER_HCLK_CLK 0
285 #define TISCI_DEV_TIMER2_TIMER_PWM 1
286 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK 2
287 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
288 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
289 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
290 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
291 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
292 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
293 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
294 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
295 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
296 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
297 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
298 
299 #define TISCI_DEV_TIMER3_TIMER_HCLK_CLK 0
300 #define TISCI_DEV_TIMER3_TIMER_PWM 1
301 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK 2
302 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
303 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
304 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
305 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
306 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
307 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
308 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
309 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
310 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
311 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
312 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
313 
314 #define TISCI_DEV_TIMER4_TIMER_HCLK_CLK 0
315 #define TISCI_DEV_TIMER4_TIMER_PWM 1
316 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK 2
317 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
318 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
319 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
320 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
321 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
322 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
323 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
324 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
325 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
326 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
327 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
328 
329 #define TISCI_DEV_TIMER5_TIMER_HCLK_CLK 0
330 #define TISCI_DEV_TIMER5_TIMER_PWM 1
331 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK 2
332 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
333 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
334 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
335 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
336 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
337 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
338 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
339 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
340 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
341 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
342 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
343 
344 #define TISCI_DEV_TIMER6_TIMER_HCLK_CLK 0
345 #define TISCI_DEV_TIMER6_TIMER_PWM 1
346 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK 2
347 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
348 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
349 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
350 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
351 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
352 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
353 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
354 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
355 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
356 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
357 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
358 
359 #define TISCI_DEV_TIMER7_TIMER_HCLK_CLK 0
360 #define TISCI_DEV_TIMER7_TIMER_PWM 1
361 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK 2
362 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
363 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
364 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
365 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
366 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
367 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
368 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
369 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
370 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
371 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
372 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
373 
374 #define TISCI_DEV_MCU_TIMER0_TIMER_HCLK_CLK 0
375 #define TISCI_DEV_MCU_TIMER0_TIMER_PWM 1
376 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK 2
377 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
378 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 4
379 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 5
380 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 6
381 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
382 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 8
383 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 9
384 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_MCU_TIMERCLKN_SEL_OUT0_DIV_CLKOUT 10
385 
386 #define TISCI_DEV_MCU_TIMER1_TIMER_HCLK_CLK 0
387 #define TISCI_DEV_MCU_TIMER1_TIMER_PWM 1
388 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK 2
389 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
390 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 4
391 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 5
392 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 6
393 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
394 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 8
395 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 9
396 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_MCU_TIMERCLKN_SEL_OUT1_DIV_CLKOUT 10
397 
398 #define TISCI_DEV_MCU_TIMER2_TIMER_HCLK_CLK 0
399 #define TISCI_DEV_MCU_TIMER2_TIMER_PWM 1
400 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK 2
401 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
402 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 4
403 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 5
404 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 6
405 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
406 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 8
407 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 9
408 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_MCU_TIMERCLKN_SEL_OUT2_DIV_CLKOUT 10
409 
410 #define TISCI_DEV_MCU_TIMER3_TIMER_HCLK_CLK 0
411 #define TISCI_DEV_MCU_TIMER3_TIMER_PWM 1
412 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK 2
413 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
414 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 4
415 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 5
416 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 6
417 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
418 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 8
419 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 9
420 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_MCU_TIMERCLKN_SEL_OUT3_DIV_CLKOUT 10
421 
422 #define TISCI_DEV_WKUP_TIMER0_TIMER_HCLK_CLK 0
423 #define TISCI_DEV_WKUP_TIMER0_TIMER_HCLK_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 1
424 #define TISCI_DEV_WKUP_TIMER0_TIMER_HCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
425 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK 4
426 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 5
427 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_WKUP_CLKSEL_OUT04 6
428 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 7
429 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 8
430 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 9
431 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 10
432 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 11
433 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_WKUP_TIMERCLKN_SEL_OUT0_DIV_CLKOUT 12
434 
435 #define TISCI_DEV_WKUP_TIMER1_TIMER_HCLK_CLK 0
436 #define TISCI_DEV_WKUP_TIMER1_TIMER_HCLK_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 1
437 #define TISCI_DEV_WKUP_TIMER1_TIMER_HCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
438 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK 4
439 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 5
440 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_WKUP_CLKSEL_OUT04 6
441 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 7
442 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 8
443 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 9
444 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 10
445 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 11
446 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_WKUP_TIMERCLKN_SEL_OUT1_DIV_CLKOUT 12
447 
448 #define TISCI_DEV_ECAP0_VBUS_CLK 0
449 
450 #define TISCI_DEV_ECAP1_VBUS_CLK 0
451 
452 #define TISCI_DEV_ECAP2_VBUS_CLK 0
453 
454 #define TISCI_DEV_ELM0_VBUSP_CLK 0
455 
456 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I 0
457 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC1_CLKLB_OUT 1
458 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC1_CLK_OUT 2
459 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_O 3
460 #define TISCI_DEV_MMCSD1_EMMCSDSS_VBUS_CLK 5
461 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK 6
462 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 7
463 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 8
464 
465 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_I 0
466 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC2_CLKLB_OUT 1
467 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC2_CLK_OUT 2
468 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_O 3
469 #define TISCI_DEV_MMCSD2_EMMCSDSS_VBUS_CLK 5
470 #define TISCI_DEV_MMCSD2_EMMCSDSS_XIN_CLK 6
471 #define TISCI_DEV_MMCSD2_EMMCSDSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 7
472 #define TISCI_DEV_MMCSD2_EMMCSDSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 8
473 
474 #define TISCI_DEV_MMCSD0_EMMCSDSS_IO_CLK_I 0
475 #define TISCI_DEV_MMCSD0_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC0_CLKLB_OUT 1
476 #define TISCI_DEV_MMCSD0_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC0_CLK_OUT 2
477 #define TISCI_DEV_MMCSD0_EMMCSDSS_IO_CLK_O 3
478 #define TISCI_DEV_MMCSD0_EMMCSDSS_VBUS_CLK 5
479 #define TISCI_DEV_MMCSD0_EMMCSDSS_XIN_CLK 6
480 #define TISCI_DEV_MMCSD0_EMMCSDSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 7
481 #define TISCI_DEV_MMCSD0_EMMCSDSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 8
482 
483 #define TISCI_DEV_EQEP0_VBUS_CLK 0
484 
485 #define TISCI_DEV_EQEP1_VBUS_CLK 0
486 
487 #define TISCI_DEV_EQEP2_VBUS_CLK 0
488 
489 #define TISCI_DEV_ESM0_CLK 0
490 
491 #define TISCI_DEV_WKUP_ESM0_CLK 0
492 
493 #define TISCI_DEV_FSS0_FSAS_0_GCLK 0
494 
495 #define TISCI_DEV_FSS0_OSPI_0_OSPI_DQS_CLK 0
496 #define TISCI_DEV_FSS0_OSPI_0_OSPI_HCLK_CLK 1
497 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK 2
498 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_DQS_OUT 3
499 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_LBCLKO_OUT 4
500 #define TISCI_DEV_FSS0_OSPI_0_OSPI_OCLK_CLK 5
501 #define TISCI_DEV_FSS0_OSPI_0_OSPI_PCLK_CLK 6
502 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK 7
503 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT1_CLK 8
504 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT5_CLK 9
505 
506 #define TISCI_DEV_GICSS0_VCLK_CLK 0
507 
508 #define TISCI_DEV_GPIO0_MMR_CLK 0
509 
510 #define TISCI_DEV_GPIO1_MMR_CLK 0
511 
512 #define TISCI_DEV_MCU_GPIO0_MMR_CLK 0
513 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 1
514 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_GLUELOGIC_LFOSC0_CLKOUT 2
515 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 3
516 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
517 
518 #define TISCI_DEV_GPMC0_FUNC_CLK 0
519 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 1
520 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 2
521 #define TISCI_DEV_GPMC0_PI_GPMC_RET_CLK 3
522 #define TISCI_DEV_GPMC0_PO_GPMC_DEV_CLK 4
523 #define TISCI_DEV_GPMC0_VBUSM_CLK 5
524 
525 #define TISCI_DEV_WKUP_GTC0_GTC_CLK 0
526 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 1
527 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 2
528 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 3
529 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 5
530 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 6
531 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 7
532 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 8
533 #define TISCI_DEV_WKUP_GTC0_VBUSP_CLK 9
534 #define TISCI_DEV_WKUP_GTC0_VBUSP_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 10
535 #define TISCI_DEV_WKUP_GTC0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 11
536 
537 #define TISCI_DEV_ICSSM0_CORE_CLK 0
538 #define TISCI_DEV_ICSSM0_CORE_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 1
539 #define TISCI_DEV_ICSSM0_CORE_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT9_CLK 2
540 #define TISCI_DEV_ICSSM0_IEP_CLK 3
541 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 4
542 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 5
543 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 6
544 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 8
545 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 9
546 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 10
547 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 11
548 #define TISCI_DEV_ICSSM0_UCLK_CLK 13
549 #define TISCI_DEV_ICSSM0_VCLK_CLK 14
550 
551 #define TISCI_DEV_DDPA0_DDPA_CLK 0
552 
553 #define TISCI_DEV_DSS0_DPI_0_IN_CLK 0
554 #define TISCI_DEV_DSS0_DPI_1_IN_CLK 2
555 #define TISCI_DEV_DSS0_DPI_1_IN_CLK_PARENT_HSDIV0_16FFT_MAIN_17_HSDIVOUT0_CLK 3
556 #define TISCI_DEV_DSS0_DPI_1_IN_CLK_PARENT_BOARD_0_VOUT0_EXTPCLKIN_OUT 4
557 #define TISCI_DEV_DSS0_DPI_1_OUT_CLK 5
558 #define TISCI_DEV_DSS0_DSS_FUNC_CLK 6
559 
560 #define TISCI_DEV_EPWM0_VBUSP_CLK 0
561 
562 #define TISCI_DEV_EPWM1_VBUSP_CLK 0
563 
564 #define TISCI_DEV_EPWM2_VBUSP_CLK 0
565 
566 #define TISCI_DEV_GPU0_GPU_CLK 0
567 
568 #define TISCI_DEV_LED0_VBUS_CLK 1
569 
570 #define TISCI_DEV_PBIST0_CLK8_CLK 7
571 #define TISCI_DEV_PBIST0_TCLK_CLK 9
572 
573 #define TISCI_DEV_PBIST1_CLK8_CLK 7
574 #define TISCI_DEV_PBIST1_TCLK_CLK 9
575 
576 #define TISCI_DEV_WKUP_PBIST0_CLK8_CLK 7
577 
578 #define TISCI_DEV_WKUP_VTM0_FIX_REF2_CLK 0
579 #define TISCI_DEV_WKUP_VTM0_FIX_REF_CLK 1
580 #define TISCI_DEV_WKUP_VTM0_VBUSP_CLK 2
581 #define TISCI_DEV_WKUP_VTM0_VBUSP_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 3
582 #define TISCI_DEV_WKUP_VTM0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 4
583 
584 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK 1
585 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT4_CLK 2
586 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 3
587 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 4
588 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 5
589 #define TISCI_DEV_MCAN0_MCANSS_HCLK_CLK 6
590 
591 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK 1
592 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT4_CLK 2
593 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 3
594 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
595 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT_DUP0 5
596 #define TISCI_DEV_MCU_MCAN0_MCANSS_HCLK_CLK 6
597 
598 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK 1
599 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT4_CLK 2
600 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 3
601 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
602 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT_DUP0 5
603 #define TISCI_DEV_MCU_MCAN1_MCANSS_HCLK_CLK 6
604 
605 #define TISCI_DEV_MCASP0_AUX_CLK 0
606 #define TISCI_DEV_MCASP0_AUX_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 1
607 #define TISCI_DEV_MCASP0_AUX_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
608 #define TISCI_DEV_MCASP0_MCASP_ACLKR_PIN 3
609 #define TISCI_DEV_MCASP0_MCASP_ACLKR_POUT 4
610 #define TISCI_DEV_MCASP0_MCASP_ACLKX_PIN 5
611 #define TISCI_DEV_MCASP0_MCASP_ACLKX_POUT 6
612 #define TISCI_DEV_MCASP0_MCASP_AFSR_POUT 7
613 #define TISCI_DEV_MCASP0_MCASP_AFSX_POUT 8
614 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN 9
615 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 10
616 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 11
617 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 12
618 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 13
619 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_POUT 14
620 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN 15
621 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 16
622 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 17
623 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 18
624 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 19
625 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_POUT 20
626 #define TISCI_DEV_MCASP0_VBUSP_CLK 21
627 
628 #define TISCI_DEV_MCASP1_AUX_CLK 0
629 #define TISCI_DEV_MCASP1_AUX_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 1
630 #define TISCI_DEV_MCASP1_AUX_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
631 #define TISCI_DEV_MCASP1_MCASP_ACLKR_PIN 3
632 #define TISCI_DEV_MCASP1_MCASP_ACLKR_POUT 4
633 #define TISCI_DEV_MCASP1_MCASP_ACLKX_PIN 5
634 #define TISCI_DEV_MCASP1_MCASP_ACLKX_POUT 6
635 #define TISCI_DEV_MCASP1_MCASP_AFSR_POUT 7
636 #define TISCI_DEV_MCASP1_MCASP_AFSX_POUT 8
637 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN 9
638 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 10
639 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 11
640 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 12
641 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 13
642 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_POUT 14
643 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN 15
644 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 16
645 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 17
646 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 18
647 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 19
648 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_POUT 20
649 #define TISCI_DEV_MCASP1_VBUSP_CLK 21
650 
651 #define TISCI_DEV_MCASP2_AUX_CLK 0
652 #define TISCI_DEV_MCASP2_AUX_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 1
653 #define TISCI_DEV_MCASP2_AUX_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
654 #define TISCI_DEV_MCASP2_MCASP_ACLKR_PIN 3
655 #define TISCI_DEV_MCASP2_MCASP_ACLKR_POUT 4
656 #define TISCI_DEV_MCASP2_MCASP_ACLKX_PIN 5
657 #define TISCI_DEV_MCASP2_MCASP_ACLKX_POUT 6
658 #define TISCI_DEV_MCASP2_MCASP_AFSR_POUT 7
659 #define TISCI_DEV_MCASP2_MCASP_AFSX_POUT 8
660 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN 9
661 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 10
662 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 11
663 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 12
664 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 13
665 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_POUT 14
666 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN 15
667 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 16
668 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 17
669 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 18
670 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 19
671 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_POUT 20
672 #define TISCI_DEV_MCASP2_VBUSP_CLK 21
673 
674 #define TISCI_DEV_MCRC64_0_CLK 0
675 
676 #define TISCI_DEV_MCU_MCRC64_0_CLK 0
677 
678 #define TISCI_DEV_I2C0_CLK 0
679 #define TISCI_DEV_I2C0_PISCL 1
680 #define TISCI_DEV_I2C0_PISYS_CLK 2
681 #define TISCI_DEV_I2C0_PORSCL 3
682 
683 #define TISCI_DEV_I2C1_CLK 0
684 #define TISCI_DEV_I2C1_PISCL 1
685 #define TISCI_DEV_I2C1_PISYS_CLK 2
686 #define TISCI_DEV_I2C1_PORSCL 3
687 
688 #define TISCI_DEV_I2C2_CLK 0
689 #define TISCI_DEV_I2C2_PISCL 1
690 #define TISCI_DEV_I2C2_PISYS_CLK 2
691 #define TISCI_DEV_I2C2_PORSCL 3
692 
693 #define TISCI_DEV_I2C3_CLK 0
694 #define TISCI_DEV_I2C3_PISCL 1
695 #define TISCI_DEV_I2C3_PISYS_CLK 2
696 #define TISCI_DEV_I2C3_PORSCL 3
697 
698 #define TISCI_DEV_MCU_I2C0_CLK 0
699 #define TISCI_DEV_MCU_I2C0_PISCL 1
700 #define TISCI_DEV_MCU_I2C0_PISYS_CLK 2
701 #define TISCI_DEV_MCU_I2C0_PORSCL 3
702 
703 #define TISCI_DEV_WKUP_I2C0_CLK 0
704 #define TISCI_DEV_WKUP_I2C0_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 1
705 #define TISCI_DEV_WKUP_I2C0_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
706 #define TISCI_DEV_WKUP_I2C0_PISCL 3
707 #define TISCI_DEV_WKUP_I2C0_PISYS_CLK 4
708 #define TISCI_DEV_WKUP_I2C0_PORSCL 5
709 
710 #define TISCI_DEV_WKUP_R5FSS0_CORE0_CPU_CLK 0
711 #define TISCI_DEV_WKUP_R5FSS0_CORE0_CPU_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 1
712 #define TISCI_DEV_WKUP_R5FSS0_CORE0_CPU_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
713 #define TISCI_DEV_WKUP_R5FSS0_CORE0_INTERFACE_CLK 3
714 
715 #define TISCI_DEV_WKUP_RTCSS0_ANA_OSC32K_CLK 0
716 #define TISCI_DEV_WKUP_RTCSS0_ANA_OSC32K_CLK_PARENT_CLK_32K_RC_SEL_OUT0 1
717 #define TISCI_DEV_WKUP_RTCSS0_ANA_OSC32K_CLK_PARENT_RTC_CLK_SEL_DIV_CLKOUT 2
718 #define TISCI_DEV_WKUP_RTCSS0_VCLK_CLK 6
719 #define TISCI_DEV_WKUP_RTCSS0_VCLK_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 7
720 #define TISCI_DEV_WKUP_RTCSS0_VCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 8
721 
722 #define TISCI_DEV_RTI0_RTI_CLK 0
723 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
724 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
725 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
726 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_MAIN_WWDTCLKN_SEL_OUT0_DIV_CLKOUT 4
727 #define TISCI_DEV_RTI0_VBUSP_CLK 5
728 
729 #define TISCI_DEV_RTI1_RTI_CLK 0
730 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
731 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
732 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
733 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_MAIN_WWDTCLKN_SEL_OUT1_DIV_CLKOUT 4
734 #define TISCI_DEV_RTI1_VBUSP_CLK 5
735 
736 #define TISCI_DEV_RTI2_RTI_CLK 0
737 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
738 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
739 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
740 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_MAIN_WWDTCLKN_SEL_OUT2_DIV_CLKOUT 4
741 #define TISCI_DEV_RTI2_VBUSP_CLK 5
742 
743 #define TISCI_DEV_RTI3_RTI_CLK 0
744 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
745 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
746 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
747 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_MAIN_WWDTCLKN_SEL_OUT3_DIV_CLKOUT 4
748 #define TISCI_DEV_RTI3_VBUSP_CLK 5
749 
750 #define TISCI_DEV_RTI15_RTI_CLK 0
751 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
752 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
753 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
754 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_MAIN_WWDTCLKN_SEL_OUT4_DIV_CLKOUT 4
755 #define TISCI_DEV_RTI15_VBUSP_CLK 5
756 
757 #define TISCI_DEV_MCU_RTI0_RTI_CLK 0
758 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
759 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
760 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
761 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_MCU_WWDTCLK_SEL_DIV_CLKOUT 4
762 #define TISCI_DEV_MCU_RTI0_VBUSP_CLK 5
763 
764 #define TISCI_DEV_WKUP_RTI0_RTI_CLK 0
765 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
766 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
767 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
768 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_WKUP_WWDTCLK_SEL_DIV_CLKOUT 4
769 #define TISCI_DEV_WKUP_RTI0_VBUSP_CLK 5
770 #define TISCI_DEV_WKUP_RTI0_VBUSP_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 6
771 #define TISCI_DEV_WKUP_RTI0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 7
772 
773 #define TISCI_DEV_A53SS0_CORE_0_A53_CORE0_ARM_CLK_CLK 0
774 
775 #define TISCI_DEV_A53SS0_CORE_1_A53_CORE1_ARM_CLK_CLK 0
776 
777 #define TISCI_DEV_A53SS0_CORE_2_A53_CORE2_ARM_CLK_CLK 0
778 
779 #define TISCI_DEV_A53SS0_CORE_3_A53_CORE3_ARM_CLK_CLK 0
780 
781 #define TISCI_DEV_A53SS0_A53_DIVH_CLK4_OBSCLK_OUT_CLK 2
782 #define TISCI_DEV_A53SS0_COREPAC_ARM_CLK_CLK 3
783 #define TISCI_DEV_A53SS0_PLL_CTRL_CLK 5
784 
785 #define TISCI_DEV_A53_RS_BW_LIMITER0_CLK_CLK 0
786 
787 #define TISCI_DEV_A53_WS_BW_LIMITER1_CLK_CLK 0
788 
789 #define TISCI_DEV_DDR16SS0_DDRSS_DDR_PLL_CLK 0
790 #define TISCI_DEV_DDR16SS0_DDRSS_TCK 1
791 #define TISCI_DEV_DDR16SS0_PLL_CTRL_CLK 2
792 
793 #define TISCI_DEV_DEBUGSS0_CFG_CLK 0
794 #define TISCI_DEV_DEBUGSS0_DBG_CLK 1
795 #define TISCI_DEV_DEBUGSS0_SYS_CLK 2
796 
797 #define TISCI_DEV_WKUP_DEEPSLEEP_SOURCES0_CLK_12M_RC_CLK 0
798 
799 #define TISCI_DEV_GPU_RS_BW_LIMITER2_CLK_CLK 0
800 
801 #define TISCI_DEV_GPU_WS_BW_LIMITER3_CLK_CLK 0
802 
803 #define TISCI_DEV_PSC0_FW_0_CLK 0
804 
805 #define TISCI_DEV_PSC0_CLK 0
806 #define TISCI_DEV_PSC0_SLOW_CLK 1
807 
808 #define TISCI_DEV_MCU_MCU_16FF0_PLL_CTRL_MCU_CLK24_CLK 3
809 
810 #define TISCI_DEV_WKUP_PSC0_CLK 0
811 #define TISCI_DEV_WKUP_PSC0_SLOW_CLK 1
812 
813 #define TISCI_DEV_HSM0_DAP_CLK 0
814 
815 #define TISCI_DEV_MCSPI0_CLKSPIREF_CLK 0
816 #define TISCI_DEV_MCSPI0_IO_CLKSPIO_CLK 1
817 #define TISCI_DEV_MCSPI0_VBUSP_CLK 2
818 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK 3
819 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI0_CLK_OUT 4
820 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MAIN_0_IO_CLKSPIO_CLK 5
821 
822 #define TISCI_DEV_MCSPI1_CLKSPIREF_CLK 0
823 #define TISCI_DEV_MCSPI1_IO_CLKSPIO_CLK 1
824 #define TISCI_DEV_MCSPI1_VBUSP_CLK 2
825 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK 3
826 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI1_CLK_OUT 4
827 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MAIN_1_IO_CLKSPIO_CLK 5
828 
829 #define TISCI_DEV_MCSPI2_CLKSPIREF_CLK 0
830 #define TISCI_DEV_MCSPI2_IO_CLKSPIO_CLK 1
831 #define TISCI_DEV_MCSPI2_VBUSP_CLK 2
832 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK 3
833 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI2_CLK_OUT 4
834 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_SPI_MAIN_2_IO_CLKSPIO_CLK 5
835 
836 #define TISCI_DEV_MCU_MCSPI0_CLKSPIREF_CLK 0
837 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPIO_CLK 1
838 #define TISCI_DEV_MCU_MCSPI0_VBUSP_CLK 2
839 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK 3
840 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI0_CLK_OUT 4
841 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MCU_0_IO_CLKSPIO_CLK 5
842 
843 #define TISCI_DEV_MCU_MCSPI1_CLKSPIREF_CLK 0
844 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPIO_CLK 1
845 #define TISCI_DEV_MCU_MCSPI1_VBUSP_CLK 2
846 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK 3
847 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI1_CLK_OUT 4
848 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MCU_1_IO_CLKSPIO_CLK 5
849 
850 #define TISCI_DEV_SPINLOCK0_VCLK_CLK 0
851 
852 #define TISCI_DEV_UART0_FCLK_CLK 0
853 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT0 1
854 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
855 #define TISCI_DEV_UART0_VBUSP_CLK 5
856 
857 #define TISCI_DEV_UART1_FCLK_CLK 0
858 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT1 1
859 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
860 #define TISCI_DEV_UART1_VBUSP_CLK 5
861 
862 #define TISCI_DEV_UART2_FCLK_CLK 0
863 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT2 1
864 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
865 #define TISCI_DEV_UART2_VBUSP_CLK 5
866 
867 #define TISCI_DEV_UART3_FCLK_CLK 0
868 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT3 1
869 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
870 #define TISCI_DEV_UART3_VBUSP_CLK 5
871 
872 #define TISCI_DEV_UART4_FCLK_CLK 0
873 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT4 1
874 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
875 #define TISCI_DEV_UART4_VBUSP_CLK 5
876 
877 #define TISCI_DEV_UART5_FCLK_CLK 0
878 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT5 1
879 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
880 #define TISCI_DEV_UART5_VBUSP_CLK 5
881 
882 #define TISCI_DEV_UART6_FCLK_CLK 0
883 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT6 1
884 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
885 #define TISCI_DEV_UART6_VBUSP_CLK 5
886 
887 #define TISCI_DEV_MCU_UART0_FCLK_CLK 0
888 #define TISCI_DEV_MCU_UART0_VBUSP_CLK 3
889 
890 #define TISCI_DEV_WKUP_UART0_FCLK_CLK 0
891 #define TISCI_DEV_WKUP_UART0_VBUSP_CLK 3
892 #define TISCI_DEV_WKUP_UART0_VBUSP_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 4
893 #define TISCI_DEV_WKUP_UART0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 5
894 
895 #define TISCI_DEV_USB0_BUS_CLK 0
896 #define TISCI_DEV_USB0_CFG_CLK 1
897 #define TISCI_DEV_USB0_USB2_APB_PCLK_CLK 2
898 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK 3
899 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
900 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT8_CLK 5
901 #define TISCI_DEV_USB0_USB2_TAP_TCK 10
902 
903 #define TISCI_DEV_USB1_BUS_CLK 0
904 #define TISCI_DEV_USB1_CFG_CLK 1
905 #define TISCI_DEV_USB1_USB2_APB_PCLK_CLK 2
906 #define TISCI_DEV_USB1_USB2_REFCLOCK_CLK 3
907 #define TISCI_DEV_USB1_USB2_REFCLOCK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
908 #define TISCI_DEV_USB1_USB2_REFCLOCK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT8_CLK 5
909 #define TISCI_DEV_USB1_USB2_TAP_TCK 10
910 
911 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN 0
912 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKR_POUT 1
913 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKR_POUT 2
914 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKR_POUT 3
915 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKX_POUT 4
916 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKX_POUT 5
917 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKX_POUT 6
918 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 7
919 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 8
920 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_OUT 9
921 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN 10
922 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKR_POUT 11
923 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKR_POUT 12
924 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKR_POUT 13
925 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKX_POUT 14
926 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKX_POUT 15
927 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKX_POUT 16
928 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 17
929 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 18
930 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_OUT 19
931 #define TISCI_DEV_BOARD0_CLKOUT0_IN 20
932 #define TISCI_DEV_BOARD0_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT1_CLK5 21
933 #define TISCI_DEV_BOARD0_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT1_CLK10 22
934 #define TISCI_DEV_BOARD0_CP_GEMAC_CPTS0_RFT_CLK_OUT 23
935 #define TISCI_DEV_BOARD0_DDR0_CK0_IN 24
936 #define TISCI_DEV_BOARD0_DDR0_CK0_N_IN 25
937 #define TISCI_DEV_BOARD0_DDR0_CK0_OUT 27
938 #define TISCI_DEV_BOARD0_EXT_REFCLK1_OUT 33
939 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_IN 34
940 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_OUT 35
941 #define TISCI_DEV_BOARD0_GPMC0_CLK_IN 36
942 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN 37
943 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 38
944 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 39
945 #define TISCI_DEV_BOARD0_I2C0_SCL_IN 40
946 #define TISCI_DEV_BOARD0_I2C0_SCL_OUT 41
947 #define TISCI_DEV_BOARD0_I2C1_SCL_IN 42
948 #define TISCI_DEV_BOARD0_I2C1_SCL_OUT 43
949 #define TISCI_DEV_BOARD0_I2C2_SCL_IN 44
950 #define TISCI_DEV_BOARD0_I2C2_SCL_OUT 45
951 #define TISCI_DEV_BOARD0_I2C3_SCL_IN 46
952 #define TISCI_DEV_BOARD0_I2C3_SCL_OUT 47
953 #define TISCI_DEV_BOARD0_MCASP0_ACLKR_IN 49
954 #define TISCI_DEV_BOARD0_MCASP0_ACLKR_OUT 50
955 #define TISCI_DEV_BOARD0_MCASP0_ACLKX_IN 51
956 #define TISCI_DEV_BOARD0_MCASP0_ACLKX_OUT 52
957 #define TISCI_DEV_BOARD0_MCASP0_AFSR_IN 53
958 #define TISCI_DEV_BOARD0_MCASP0_AFSX_IN 54
959 #define TISCI_DEV_BOARD0_MCASP1_ACLKR_IN 55
960 #define TISCI_DEV_BOARD0_MCASP1_ACLKR_OUT 56
961 #define TISCI_DEV_BOARD0_MCASP1_ACLKX_IN 57
962 #define TISCI_DEV_BOARD0_MCASP1_ACLKX_OUT 58
963 #define TISCI_DEV_BOARD0_MCASP1_AFSR_IN 59
964 #define TISCI_DEV_BOARD0_MCASP1_AFSX_IN 60
965 #define TISCI_DEV_BOARD0_MCASP2_ACLKR_IN 61
966 #define TISCI_DEV_BOARD0_MCASP2_ACLKR_OUT 62
967 #define TISCI_DEV_BOARD0_MCASP2_ACLKX_IN 63
968 #define TISCI_DEV_BOARD0_MCASP2_ACLKX_OUT 64
969 #define TISCI_DEV_BOARD0_MCASP2_AFSR_IN 65
970 #define TISCI_DEV_BOARD0_MCASP2_AFSX_IN 66
971 #define TISCI_DEV_BOARD0_MCU_EXT_REFCLK0_OUT 67
972 #define TISCI_DEV_BOARD0_MCU_I2C0_SCL_IN 68
973 #define TISCI_DEV_BOARD0_MCU_I2C0_SCL_OUT 69
974 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN 70
975 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_MCU_OBSCLK_DIV_OUT0 71
976 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 72
977 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_IN 73
978 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_OUT 74
979 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_IN 75
980 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_OUT 76
981 #define TISCI_DEV_BOARD0_MCU_SYSCLKOUT0_IN 77
982 #define TISCI_DEV_BOARD0_MCU_TIMER_IO0_IN 78
983 #define TISCI_DEV_BOARD0_MCU_TIMER_IO1_IN 79
984 #define TISCI_DEV_BOARD0_MCU_TIMER_IO2_IN 80
985 #define TISCI_DEV_BOARD0_MCU_TIMER_IO3_IN 81
986 #define TISCI_DEV_BOARD0_MDIO0_MDC_IN 82
987 #define TISCI_DEV_BOARD0_MMC0_CLKLB_IN 83
988 #define TISCI_DEV_BOARD0_MMC0_CLKLB_OUT 84
989 #define TISCI_DEV_BOARD0_MMC0_CLK_OUT 86
990 #define TISCI_DEV_BOARD0_MMC1_CLKLB_IN 87
991 #define TISCI_DEV_BOARD0_MMC1_CLKLB_OUT 88
992 #define TISCI_DEV_BOARD0_MMC1_CLK_IN 89
993 #define TISCI_DEV_BOARD0_MMC1_CLK_OUT 90
994 #define TISCI_DEV_BOARD0_MMC2_CLKLB_IN 91
995 #define TISCI_DEV_BOARD0_MMC2_CLKLB_OUT 92
996 #define TISCI_DEV_BOARD0_MMC2_CLK_IN 93
997 #define TISCI_DEV_BOARD0_MMC2_CLK_OUT 94
998 #define TISCI_DEV_BOARD0_OBSCLK0_IN 95
999 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK 96
1000 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT0_CLK 97
1001 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 98
1002 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_SAM62_A53_512KB_WRAP_MAIN_0_ARM_COREPACK_0_A53_DIVH_CLK4_OBSCLK_OUT_CLK 99
1003 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_12_HSDIVOUT0_CLK 100
1004 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_RCOSC_CLKOUT 101
1005 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 102
1006 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK_DUP0 103
1007 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 104
1008 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_MAIN_OBSCLK0_MUX_SEL_DIV_CLKOUT 105
1009 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 106
1010 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 107
1011 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 108
1012 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 109
1013 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_16_HSDIVOUT0_CLK 110
1014 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_17_HSDIVOUT0_CLK 111
1015 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_SAM62_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 112
1016 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CLK_32K_RC_SEL_OUT0 113
1017 #define TISCI_DEV_BOARD0_OSPI0_DQS_OUT 128
1018 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_IN 129
1019 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_OUT 130
1020 #define TISCI_DEV_BOARD0_RGMII1_RXC_OUT 131
1021 #define TISCI_DEV_BOARD0_RGMII1_TXC_IN 132
1022 #define TISCI_DEV_BOARD0_RGMII1_TXC_OUT 133
1023 #define TISCI_DEV_BOARD0_RGMII2_RXC_OUT 134
1024 #define TISCI_DEV_BOARD0_RGMII2_TXC_IN 135
1025 #define TISCI_DEV_BOARD0_RGMII2_TXC_OUT 136
1026 #define TISCI_DEV_BOARD0_RMII1_REF_CLK_OUT 137
1027 #define TISCI_DEV_BOARD0_RMII2_REF_CLK_OUT 138
1028 #define TISCI_DEV_BOARD0_SPI0_CLK_IN 139
1029 #define TISCI_DEV_BOARD0_SPI0_CLK_OUT 140
1030 #define TISCI_DEV_BOARD0_SPI1_CLK_IN 141
1031 #define TISCI_DEV_BOARD0_SPI1_CLK_OUT 142
1032 #define TISCI_DEV_BOARD0_SPI2_CLK_IN 143
1033 #define TISCI_DEV_BOARD0_SPI2_CLK_OUT 144
1034 #define TISCI_DEV_BOARD0_SYSCLKOUT0_IN 145
1035 #define TISCI_DEV_BOARD0_TCK_OUT 146
1036 #define TISCI_DEV_BOARD0_TIMER_IO0_IN 147
1037 #define TISCI_DEV_BOARD0_TIMER_IO1_IN 148
1038 #define TISCI_DEV_BOARD0_TIMER_IO2_IN 149
1039 #define TISCI_DEV_BOARD0_TIMER_IO3_IN 150
1040 #define TISCI_DEV_BOARD0_TIMER_IO4_IN 151
1041 #define TISCI_DEV_BOARD0_TIMER_IO5_IN 152
1042 #define TISCI_DEV_BOARD0_TIMER_IO6_IN 153
1043 #define TISCI_DEV_BOARD0_TIMER_IO7_IN 154
1044 #define TISCI_DEV_BOARD0_TRC_CLK_IN 155
1045 #define TISCI_DEV_BOARD0_VOUT0_EXTPCLKIN_OUT 156
1046 #define TISCI_DEV_BOARD0_VOUT0_PCLK_IN 157
1047 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN 158
1048 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 159
1049 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_GLUELOGIC_LFOSC0_CLKOUT 160
1050 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT2_CLK 161
1051 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT2_CLK 162
1052 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT9_CLK 163
1053 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_CLK_32K_RC_SEL_OUT0 164
1054 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_GLUELOGIC_RCOSC_CLKOUT 165
1055 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT_DUP0 166
1056 #define TISCI_DEV_BOARD0_CSI0_RXCLKP_OUT 167
1057 #define TISCI_DEV_BOARD0_CSI0_RXCLKN_OUT 168
1058 
1059 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK 0
1060 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 1
1061 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
1062 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_CLK_32K_RC_SEL_DIV_CLKOUT 3
1063 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_LFOSC0_CLKOUT 4
1064 
1065 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK 0
1066 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 1
1067 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
1068 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT4_CLK 3
1069 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK_DUP0 4
1070 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_MCU_OBSCLK_MUX_SEL_DIV_CLKOUT 5
1071 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 6
1072 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
1073 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 8
1074 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_CLK_32K_RC_SEL_OUT0 9
1075 
1076 
1077 
1078 #ifdef __cplusplus
1079 }
1080 #endif
1081 
1082 #endif /* SOC_AM62X_CLOCKS_H */
1083