AM62x MCU+ SDK  08.04.00
tisci_clocks.h
Go to the documentation of this file.
1 /*
2  * Copyright (C) 2017-2022 Texas Instruments Incorporated
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions
6  * are met:
7  *
8  * Redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer.
10  *
11  * Redistributions in binary form must reproduce the above copyright
12  * notice, this list of conditions and the following disclaimer in the
13  * documentation and/or other materials provided with the
14  * distribution.
15  *
16  * Neither the name of Texas Instruments Incorporated nor the names of
17  * its contributors may be used to endorse or promote products derived
18  * from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31  *
32  */
51 #ifndef SOC_AM62X_CLOCKS_H
52 #define SOC_AM62X_CLOCKS_H
53 
54 #ifdef __cplusplus
55 extern "C"
56 {
57 #endif
58 
59 
60 #define TISCI_DEV_DPHY_RX0_IO_RX_CL_L_M 2
61 #define TISCI_DEV_DPHY_RX0_IO_RX_CL_L_M 2
62 #define TISCI_DEV_DPHY_RX0_IO_RX_CL_L_P 3
63 #define TISCI_DEV_DPHY_RX0_IO_RX_CL_L_P 3
64 #define TISCI_DEV_DPHY_RX0_JTAG_TCK 4
65 #define TISCI_DEV_DPHY_RX0_MAIN_CLK_CLK 5
66 #define TISCI_DEV_DPHY_RX0_PPI_RX_BYTE_CLK 7
67 
68 #define TISCI_DEV_CMP_EVENT_INTROUTER0_INTR_CLK 0
69 
70 #define TISCI_DEV_DBGSUSPENDROUTER0_INTR_CLK 0
71 
72 #define TISCI_DEV_MAIN_GPIOMUX_INTROUTER0_INTR_CLK 0
73 
74 #define TISCI_DEV_WKUP_MCU_GPIOMUX_INTROUTER0_INTR_CLK 0
75 
76 #define TISCI_DEV_TIMESYNC_EVENT_ROUTER0_INTR_CLK 0
77 
78 #define TISCI_DEV_MCU_M4FSS0_CBASS_0_CLK 0
79 
80 #define TISCI_DEV_MCU_M4FSS0_CORE0_DAP_CLK 0
81 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK 1
82 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 2
83 #define TISCI_DEV_MCU_M4FSS0_CORE0_VBUS_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK2 3
84 
85 #define TISCI_DEV_CPSW0_CPPI_CLK_CLK 0
86 #define TISCI_DEV_CPSW0_CPTS_GENF0 1
87 #define TISCI_DEV_CPSW0_CPTS_GENF1 2
88 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK 3
89 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 4
90 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 5
91 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 6
92 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 8
93 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 9
94 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 10
95 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 11
96 #define TISCI_DEV_CPSW0_GMII1_MR_CLK 13
97 #define TISCI_DEV_CPSW0_GMII1_MT_CLK 14
98 #define TISCI_DEV_CPSW0_GMII2_MR_CLK 15
99 #define TISCI_DEV_CPSW0_GMII2_MT_CLK 16
100 #define TISCI_DEV_CPSW0_GMII_RFT_CLK 17
101 #define TISCI_DEV_CPSW0_MDIO_MDCLK_O 18
102 #define TISCI_DEV_CPSW0_RGMII1_RXC_I 19
103 #define TISCI_DEV_CPSW0_RGMII1_TXC_I 20
104 #define TISCI_DEV_CPSW0_RGMII1_TXC_O 21
105 #define TISCI_DEV_CPSW0_RGMII2_RXC_I 22
106 #define TISCI_DEV_CPSW0_RGMII2_TXC_I 23
107 #define TISCI_DEV_CPSW0_RGMII2_TXC_O 24
108 #define TISCI_DEV_CPSW0_RGMII_MHZ_250_CLK 25
109 #define TISCI_DEV_CPSW0_RGMII_MHZ_50_CLK 26
110 #define TISCI_DEV_CPSW0_RGMII_MHZ_5_CLK 27
111 #define TISCI_DEV_CPSW0_RMII1_MHZ_50_CLK 28
112 #define TISCI_DEV_CPSW0_RMII2_MHZ_50_CLK 29
113 
114 #define TISCI_DEV_CPT2_AGGR0_VCLK_CLK 0
115 
116 #define TISCI_DEV_CPT2_AGGR1_VCLK_CLK 0
117 
118 #define TISCI_DEV_CSI_RX_IF0_MAIN_CLK_CLK 0
119 #define TISCI_DEV_CSI_RX_IF0_PPI_RX_BYTE_CLK 2
120 #define TISCI_DEV_CSI_RX_IF0_VBUS_CLK_CLK 3
121 #define TISCI_DEV_CSI_RX_IF0_VP_CLK_CLK 4
122 
123 #define TISCI_DEV_STM0_ATB_CLK 0
124 #define TISCI_DEV_STM0_CORE_CLK 1
125 #define TISCI_DEV_STM0_VBUSP_CLK 2
126 
127 #define TISCI_DEV_DCC0_DCC_CLKSRC0_CLK 0
128 #define TISCI_DEV_DCC0_DCC_CLKSRC1_CLK 1
129 #define TISCI_DEV_DCC0_DCC_CLKSRC2_CLK 2
130 #define TISCI_DEV_DCC0_DCC_CLKSRC3_CLK 3
131 #define TISCI_DEV_DCC0_DCC_CLKSRC4_CLK 4
132 #define TISCI_DEV_DCC0_DCC_CLKSRC5_CLK 5
133 #define TISCI_DEV_DCC0_DCC_CLKSRC6_CLK 6
134 #define TISCI_DEV_DCC0_DCC_CLKSRC7_CLK 7
135 #define TISCI_DEV_DCC0_DCC_INPUT00_CLK 8
136 #define TISCI_DEV_DCC0_DCC_INPUT01_CLK 9
137 #define TISCI_DEV_DCC0_DCC_INPUT02_CLK 10
138 #define TISCI_DEV_DCC0_DCC_INPUT10_CLK 11
139 #define TISCI_DEV_DCC0_VBUS_CLK 12
140 
141 #define TISCI_DEV_DCC1_DCC_CLKSRC0_CLK 0
142 #define TISCI_DEV_DCC1_DCC_CLKSRC1_CLK 1
143 #define TISCI_DEV_DCC1_DCC_CLKSRC2_CLK 2
144 #define TISCI_DEV_DCC1_DCC_CLKSRC3_CLK 3
145 #define TISCI_DEV_DCC1_DCC_CLKSRC4_CLK 4
146 #define TISCI_DEV_DCC1_DCC_CLKSRC5_CLK 5
147 #define TISCI_DEV_DCC1_DCC_CLKSRC6_CLK 6
148 #define TISCI_DEV_DCC1_DCC_CLKSRC7_CLK 7
149 #define TISCI_DEV_DCC1_DCC_INPUT00_CLK 8
150 #define TISCI_DEV_DCC1_DCC_INPUT01_CLK 9
151 #define TISCI_DEV_DCC1_DCC_INPUT02_CLK 10
152 #define TISCI_DEV_DCC1_DCC_INPUT10_CLK 11
153 #define TISCI_DEV_DCC1_VBUS_CLK 12
154 
155 #define TISCI_DEV_DCC2_DCC_CLKSRC0_CLK 0
156 #define TISCI_DEV_DCC2_DCC_CLKSRC1_CLK 1
157 #define TISCI_DEV_DCC2_DCC_CLKSRC2_CLK 2
158 #define TISCI_DEV_DCC2_DCC_CLKSRC3_CLK 3
159 #define TISCI_DEV_DCC2_DCC_CLKSRC4_CLK 4
160 #define TISCI_DEV_DCC2_DCC_CLKSRC5_CLK 5
161 #define TISCI_DEV_DCC2_DCC_CLKSRC6_CLK 6
162 #define TISCI_DEV_DCC2_DCC_CLKSRC7_CLK 7
163 #define TISCI_DEV_DCC2_DCC_INPUT00_CLK 8
164 #define TISCI_DEV_DCC2_DCC_INPUT01_CLK 9
165 #define TISCI_DEV_DCC2_DCC_INPUT02_CLK 10
166 #define TISCI_DEV_DCC2_DCC_INPUT10_CLK 11
167 #define TISCI_DEV_DCC2_VBUS_CLK 12
168 
169 #define TISCI_DEV_DCC3_DCC_CLKSRC0_CLK 0
170 #define TISCI_DEV_DCC3_DCC_CLKSRC1_CLK 1
171 #define TISCI_DEV_DCC3_DCC_CLKSRC3_CLK 3
172 #define TISCI_DEV_DCC3_DCC_CLKSRC4_CLK 4
173 #define TISCI_DEV_DCC3_DCC_CLKSRC5_CLK 5
174 #define TISCI_DEV_DCC3_DCC_CLKSRC6_CLK 6
175 #define TISCI_DEV_DCC3_DCC_CLKSRC7_CLK 7
176 #define TISCI_DEV_DCC3_DCC_INPUT00_CLK 8
177 #define TISCI_DEV_DCC3_DCC_INPUT01_CLK 9
178 #define TISCI_DEV_DCC3_DCC_INPUT02_CLK 10
179 #define TISCI_DEV_DCC3_DCC_INPUT10_CLK 11
180 #define TISCI_DEV_DCC3_VBUS_CLK 12
181 
182 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK 0
183 #define TISCI_DEV_DCC4_DCC_CLKSRC1_CLK 1
184 #define TISCI_DEV_DCC4_DCC_CLKSRC2_CLK 2
185 #define TISCI_DEV_DCC4_DCC_CLKSRC3_CLK 3
186 #define TISCI_DEV_DCC4_DCC_CLKSRC4_CLK 4
187 #define TISCI_DEV_DCC4_DCC_CLKSRC5_CLK 5
188 #define TISCI_DEV_DCC4_DCC_CLKSRC6_CLK 6
189 #define TISCI_DEV_DCC4_DCC_CLKSRC7_CLK 7
190 #define TISCI_DEV_DCC4_DCC_INPUT00_CLK 8
191 #define TISCI_DEV_DCC4_DCC_INPUT01_CLK 9
192 #define TISCI_DEV_DCC4_DCC_INPUT02_CLK 10
193 #define TISCI_DEV_DCC4_DCC_INPUT10_CLK 11
194 #define TISCI_DEV_DCC4_VBUS_CLK 12
195 
196 #define TISCI_DEV_DCC5_DCC_CLKSRC0_CLK 0
197 #define TISCI_DEV_DCC5_DCC_CLKSRC1_CLK 1
198 #define TISCI_DEV_DCC5_DCC_CLKSRC2_CLK 2
199 #define TISCI_DEV_DCC5_DCC_CLKSRC3_CLK 3
200 #define TISCI_DEV_DCC5_DCC_CLKSRC4_CLK 4
201 #define TISCI_DEV_DCC5_DCC_CLKSRC5_CLK 5
202 #define TISCI_DEV_DCC5_DCC_CLKSRC6_CLK 6
203 #define TISCI_DEV_DCC5_DCC_CLKSRC7_CLK 7
204 #define TISCI_DEV_DCC5_DCC_INPUT00_CLK 8
205 #define TISCI_DEV_DCC5_DCC_INPUT01_CLK 9
206 #define TISCI_DEV_DCC5_DCC_INPUT02_CLK 10
207 #define TISCI_DEV_DCC5_DCC_INPUT10_CLK 11
208 #define TISCI_DEV_DCC5_VBUS_CLK 12
209 
210 #define TISCI_DEV_DCC6_DCC_CLKSRC0_CLK 0
211 #define TISCI_DEV_DCC6_DCC_CLKSRC1_CLK 1
212 #define TISCI_DEV_DCC6_DCC_CLKSRC2_CLK 2
213 #define TISCI_DEV_DCC6_DCC_CLKSRC3_CLK 3
214 #define TISCI_DEV_DCC6_DCC_CLKSRC4_CLK 4
215 #define TISCI_DEV_DCC6_DCC_CLKSRC5_CLK 5
216 #define TISCI_DEV_DCC6_DCC_CLKSRC6_CLK 6
217 #define TISCI_DEV_DCC6_DCC_CLKSRC7_CLK 7
218 #define TISCI_DEV_DCC6_DCC_INPUT00_CLK 8
219 #define TISCI_DEV_DCC6_DCC_INPUT01_CLK 9
220 #define TISCI_DEV_DCC6_DCC_INPUT02_CLK 10
221 #define TISCI_DEV_DCC6_DCC_INPUT10_CLK 11
222 #define TISCI_DEV_DCC6_VBUS_CLK 12
223 
224 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC0_CLK 0
225 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC1_CLK 1
226 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC2_CLK 2
227 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC3_CLK 3
228 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC4_CLK 4
229 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC5_CLK 5
230 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC6_CLK 6
231 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC7_CLK 7
232 #define TISCI_DEV_MCU_DCC0_DCC_INPUT00_CLK 8
233 #define TISCI_DEV_MCU_DCC0_DCC_INPUT01_CLK 9
234 #define TISCI_DEV_MCU_DCC0_DCC_INPUT02_CLK 10
235 #define TISCI_DEV_MCU_DCC0_DCC_INPUT10_CLK 11
236 #define TISCI_DEV_MCU_DCC0_VBUS_CLK 12
237 
238 #define TISCI_DEV_DEBUGSS_WRAP0_ATB_CLK 0
239 #define TISCI_DEV_DEBUGSS_WRAP0_CORE_CLK 1
240 #define TISCI_DEV_DEBUGSS_WRAP0_CSTPIU_TRACECLK 2
241 #define TISCI_DEV_DEBUGSS_WRAP0_JTAG_TCK 20
242 #define TISCI_DEV_DEBUGSS_WRAP0_TREXPT_CLK 22
243 
244 #define TISCI_DEV_DMASS0_BCDMA_0_CLK 0
245 
246 #define TISCI_DEV_DMASS0_CBASS_0_CLK 0
247 
248 #define TISCI_DEV_DMASS0_INTAGGR_0_CLK 0
249 
250 #define TISCI_DEV_DMASS0_IPCSS_0_CLK 0
251 
252 #define TISCI_DEV_DMASS0_PKTDMA_0_CLK 0
253 
254 #define TISCI_DEV_DMASS0_RINGACC_0_CLK 0
255 
256 #define TISCI_DEV_TIMER0_TIMER_HCLK_CLK 0
257 #define TISCI_DEV_TIMER0_TIMER_PWM 1
258 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK 2
259 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
260 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
261 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
262 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
263 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
264 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
265 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
266 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
267 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
268 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
269 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
270 
271 #define TISCI_DEV_TIMER1_TIMER_HCLK_CLK 0
272 #define TISCI_DEV_TIMER1_TIMER_PWM 1
273 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK 2
274 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
275 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
276 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
277 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
278 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
279 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
280 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
281 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
282 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
283 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
284 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
285 
286 #define TISCI_DEV_TIMER2_TIMER_HCLK_CLK 0
287 #define TISCI_DEV_TIMER2_TIMER_PWM 1
288 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK 2
289 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
290 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
291 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
292 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
293 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
294 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
295 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
296 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
297 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
298 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
299 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
300 
301 #define TISCI_DEV_TIMER3_TIMER_HCLK_CLK 0
302 #define TISCI_DEV_TIMER3_TIMER_PWM 1
303 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK 2
304 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
305 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
306 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
307 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
308 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
309 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
310 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
311 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
312 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
313 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
314 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
315 
316 #define TISCI_DEV_TIMER4_TIMER_HCLK_CLK 0
317 #define TISCI_DEV_TIMER4_TIMER_PWM 1
318 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK 2
319 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
320 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
321 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
322 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
323 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
324 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
325 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
326 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
327 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
328 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
329 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
330 
331 #define TISCI_DEV_TIMER5_TIMER_HCLK_CLK 0
332 #define TISCI_DEV_TIMER5_TIMER_PWM 1
333 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK 2
334 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
335 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
336 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
337 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
338 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
339 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
340 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
341 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
342 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
343 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
344 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
345 
346 #define TISCI_DEV_TIMER6_TIMER_HCLK_CLK 0
347 #define TISCI_DEV_TIMER6_TIMER_PWM 1
348 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK 2
349 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
350 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
351 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
352 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
353 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
354 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
355 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
356 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
357 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
358 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
359 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
360 
361 #define TISCI_DEV_TIMER7_TIMER_HCLK_CLK 0
362 #define TISCI_DEV_TIMER7_TIMER_PWM 1
363 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK 2
364 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
365 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
366 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
367 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
368 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
369 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
370 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
371 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
372 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
373 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 13
374 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 14
375 
376 #define TISCI_DEV_MCU_TIMER0_TIMER_HCLK_CLK 0
377 #define TISCI_DEV_MCU_TIMER0_TIMER_PWM 1
378 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK 2
379 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
380 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 4
381 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 5
382 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 6
383 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
384 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 8
385 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 9
386 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_MCU_TIMERCLKN_SEL_OUT0_DIV_CLKOUT 10
387 
388 #define TISCI_DEV_MCU_TIMER1_TIMER_HCLK_CLK 0
389 #define TISCI_DEV_MCU_TIMER1_TIMER_PWM 1
390 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK 2
391 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
392 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 4
393 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 5
394 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 6
395 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
396 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 8
397 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 9
398 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_MCU_TIMERCLKN_SEL_OUT1_DIV_CLKOUT 10
399 
400 #define TISCI_DEV_MCU_TIMER2_TIMER_HCLK_CLK 0
401 #define TISCI_DEV_MCU_TIMER2_TIMER_PWM 1
402 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK 2
403 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
404 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 4
405 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 5
406 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 6
407 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
408 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 8
409 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 9
410 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_MCU_TIMERCLKN_SEL_OUT2_DIV_CLKOUT 10
411 
412 #define TISCI_DEV_MCU_TIMER3_TIMER_HCLK_CLK 0
413 #define TISCI_DEV_MCU_TIMER3_TIMER_PWM 1
414 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK 2
415 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
416 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 4
417 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 5
418 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 6
419 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
420 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 8
421 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 9
422 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_MCU_TIMERCLKN_SEL_OUT3_DIV_CLKOUT 10
423 
424 #define TISCI_DEV_WKUP_TIMER0_TIMER_HCLK_CLK 0
425 #define TISCI_DEV_WKUP_TIMER0_TIMER_HCLK_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 1
426 #define TISCI_DEV_WKUP_TIMER0_TIMER_HCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
427 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK 4
428 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 5
429 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_WKUP_CLKSEL_OUT04 6
430 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 7
431 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 8
432 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 9
433 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 10
434 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 11
435 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_WKUP_TIMERCLKN_SEL_OUT0_DIV_CLKOUT 12
436 
437 #define TISCI_DEV_WKUP_TIMER1_TIMER_HCLK_CLK 0
438 #define TISCI_DEV_WKUP_TIMER1_TIMER_HCLK_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 1
439 #define TISCI_DEV_WKUP_TIMER1_TIMER_HCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
440 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK 4
441 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 5
442 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_WKUP_CLKSEL_OUT04 6
443 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 7
444 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT3_CLK 8
445 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 9
446 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 10
447 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 11
448 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_WKUP_TIMERCLKN_SEL_OUT1_DIV_CLKOUT 12
449 
450 #define TISCI_DEV_ECAP0_VBUS_CLK 0
451 
452 #define TISCI_DEV_ECAP1_VBUS_CLK 0
453 
454 #define TISCI_DEV_ECAP2_VBUS_CLK 0
455 
456 #define TISCI_DEV_ELM0_VBUSP_CLK 0
457 
458 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I 0
459 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC1_CLKLB_OUT 1
460 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC1_CLK_OUT 2
461 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_O 3
462 #define TISCI_DEV_MMCSD1_EMMCSDSS_VBUS_CLK 5
463 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK 6
464 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 7
465 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 8
466 
467 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_I 0
468 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC2_CLKLB_OUT 1
469 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC2_CLK_OUT 2
470 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_O 3
471 #define TISCI_DEV_MMCSD2_EMMCSDSS_VBUS_CLK 5
472 #define TISCI_DEV_MMCSD2_EMMCSDSS_XIN_CLK 6
473 #define TISCI_DEV_MMCSD2_EMMCSDSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 7
474 #define TISCI_DEV_MMCSD2_EMMCSDSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 8
475 
476 #define TISCI_DEV_MMCSD0_EMMCSDSS_IO_CLK_I 0
477 #define TISCI_DEV_MMCSD0_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC0_CLKLB_OUT 1
478 #define TISCI_DEV_MMCSD0_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC0_CLK_OUT 2
479 #define TISCI_DEV_MMCSD0_EMMCSDSS_IO_CLK_O 3
480 #define TISCI_DEV_MMCSD0_EMMCSDSS_VBUS_CLK 5
481 #define TISCI_DEV_MMCSD0_EMMCSDSS_XIN_CLK 6
482 #define TISCI_DEV_MMCSD0_EMMCSDSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 7
483 #define TISCI_DEV_MMCSD0_EMMCSDSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 8
484 
485 #define TISCI_DEV_EQEP0_VBUS_CLK 0
486 
487 #define TISCI_DEV_EQEP1_VBUS_CLK 0
488 
489 #define TISCI_DEV_EQEP2_VBUS_CLK 0
490 
491 #define TISCI_DEV_ESM0_CLK 0
492 
493 #define TISCI_DEV_WKUP_ESM0_CLK 0
494 
495 #define TISCI_DEV_FSS0_FSAS_0_GCLK 0
496 
497 #define TISCI_DEV_FSS0_OSPI_0_OSPI_DQS_CLK 0
498 #define TISCI_DEV_FSS0_OSPI_0_OSPI_HCLK_CLK 1
499 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK 2
500 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_DQS_OUT 3
501 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_LBCLKO_OUT 4
502 #define TISCI_DEV_FSS0_OSPI_0_OSPI_OCLK_CLK 5
503 #define TISCI_DEV_FSS0_OSPI_0_OSPI_PCLK_CLK 6
504 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK 7
505 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT1_CLK 8
506 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT5_CLK 9
507 
508 #define TISCI_DEV_GICSS0_VCLK_CLK 0
509 
510 #define TISCI_DEV_GPIO0_MMR_CLK 0
511 
512 #define TISCI_DEV_GPIO1_MMR_CLK 0
513 
514 #define TISCI_DEV_MCU_GPIO0_MMR_CLK 0
515 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 1
516 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_GLUELOGIC_LFOSC0_CLKOUT 2
517 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 3
518 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
519 
520 #define TISCI_DEV_GPMC0_FUNC_CLK 0
521 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 1
522 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 2
523 #define TISCI_DEV_GPMC0_PI_GPMC_RET_CLK 3
524 #define TISCI_DEV_GPMC0_PO_GPMC_DEV_CLK 4
525 #define TISCI_DEV_GPMC0_VBUSM_CLK 5
526 
527 #define TISCI_DEV_WKUP_GTC0_GTC_CLK 0
528 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 1
529 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 2
530 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 3
531 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 5
532 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 6
533 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 7
534 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 8
535 #define TISCI_DEV_WKUP_GTC0_VBUSP_CLK 9
536 #define TISCI_DEV_WKUP_GTC0_VBUSP_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 10
537 #define TISCI_DEV_WKUP_GTC0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 11
538 
539 #define TISCI_DEV_ICSSM0_CORE_CLK 0
540 #define TISCI_DEV_ICSSM0_CORE_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 1
541 #define TISCI_DEV_ICSSM0_CORE_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT9_CLK 2
542 #define TISCI_DEV_ICSSM0_IEP_CLK 3
543 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 4
544 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 5
545 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 6
546 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 8
547 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 9
548 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 10
549 #define TISCI_DEV_ICSSM0_IEP_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 11
550 #define TISCI_DEV_ICSSM0_UCLK_CLK 13
551 #define TISCI_DEV_ICSSM0_VCLK_CLK 14
552 
553 #define TISCI_DEV_DDPA0_DDPA_CLK 0
554 
555 #define TISCI_DEV_DSS0_DPI_0_IN_CLK 0
556 #define TISCI_DEV_DSS0_DPI_1_IN_CLK 2
557 #define TISCI_DEV_DSS0_DPI_1_IN_CLK_PARENT_HSDIV0_16FFT_MAIN_17_HSDIVOUT0_CLK 3
558 #define TISCI_DEV_DSS0_DPI_1_IN_CLK_PARENT_BOARD_0_VOUT0_EXTPCLKIN_OUT 4
559 #define TISCI_DEV_DSS0_DPI_1_OUT_CLK 5
560 #define TISCI_DEV_DSS0_DSS_FUNC_CLK 6
561 
562 #define TISCI_DEV_EPWM0_VBUSP_CLK 0
563 
564 #define TISCI_DEV_EPWM1_VBUSP_CLK 0
565 
566 #define TISCI_DEV_EPWM2_VBUSP_CLK 0
567 
568 #define TISCI_DEV_GPU0_GPU_CLK 0
569 
570 #define TISCI_DEV_LED0_VBUS_CLK 1
571 
572 #define TISCI_DEV_PBIST0_CLK8_CLK 7
573 #define TISCI_DEV_PBIST0_TCLK_CLK 9
574 
575 #define TISCI_DEV_PBIST1_CLK8_CLK 7
576 #define TISCI_DEV_PBIST1_TCLK_CLK 9
577 
578 #define TISCI_DEV_WKUP_PBIST0_CLK8_CLK 7
579 
580 #define TISCI_DEV_WKUP_VTM0_FIX_REF2_CLK 0
581 #define TISCI_DEV_WKUP_VTM0_FIX_REF_CLK 1
582 #define TISCI_DEV_WKUP_VTM0_VBUSP_CLK 2
583 #define TISCI_DEV_WKUP_VTM0_VBUSP_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 3
584 #define TISCI_DEV_WKUP_VTM0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 4
585 
586 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK 1
587 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT4_CLK 2
588 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 3
589 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 4
590 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 5
591 #define TISCI_DEV_MCAN0_MCANSS_HCLK_CLK 6
592 
593 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK 1
594 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT4_CLK 2
595 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 3
596 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
597 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT_DUP0 5
598 #define TISCI_DEV_MCU_MCAN0_MCANSS_HCLK_CLK 6
599 
600 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK 1
601 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT4_CLK 2
602 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 3
603 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
604 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT_DUP0 5
605 #define TISCI_DEV_MCU_MCAN1_MCANSS_HCLK_CLK 6
606 
607 #define TISCI_DEV_MCASP0_AUX_CLK 0
608 #define TISCI_DEV_MCASP0_AUX_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 1
609 #define TISCI_DEV_MCASP0_AUX_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
610 #define TISCI_DEV_MCASP0_MCASP_ACLKR_PIN 3
611 #define TISCI_DEV_MCASP0_MCASP_ACLKR_POUT 4
612 #define TISCI_DEV_MCASP0_MCASP_ACLKX_PIN 5
613 #define TISCI_DEV_MCASP0_MCASP_ACLKX_POUT 6
614 #define TISCI_DEV_MCASP0_MCASP_AFSR_POUT 7
615 #define TISCI_DEV_MCASP0_MCASP_AFSX_POUT 8
616 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN 9
617 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 10
618 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 11
619 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 12
620 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 13
621 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_POUT 14
622 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN 15
623 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 16
624 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 17
625 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 18
626 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 19
627 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_POUT 20
628 #define TISCI_DEV_MCASP0_VBUSP_CLK 21
629 
630 #define TISCI_DEV_MCASP1_AUX_CLK 0
631 #define TISCI_DEV_MCASP1_AUX_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 1
632 #define TISCI_DEV_MCASP1_AUX_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
633 #define TISCI_DEV_MCASP1_MCASP_ACLKR_PIN 3
634 #define TISCI_DEV_MCASP1_MCASP_ACLKR_POUT 4
635 #define TISCI_DEV_MCASP1_MCASP_ACLKX_PIN 5
636 #define TISCI_DEV_MCASP1_MCASP_ACLKX_POUT 6
637 #define TISCI_DEV_MCASP1_MCASP_AFSR_POUT 7
638 #define TISCI_DEV_MCASP1_MCASP_AFSX_POUT 8
639 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN 9
640 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 10
641 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 11
642 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 12
643 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 13
644 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_POUT 14
645 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN 15
646 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 16
647 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 17
648 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 18
649 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 19
650 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_POUT 20
651 #define TISCI_DEV_MCASP1_VBUSP_CLK 21
652 
653 #define TISCI_DEV_MCASP2_AUX_CLK 0
654 #define TISCI_DEV_MCASP2_AUX_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 1
655 #define TISCI_DEV_MCASP2_AUX_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
656 #define TISCI_DEV_MCASP2_MCASP_ACLKR_PIN 3
657 #define TISCI_DEV_MCASP2_MCASP_ACLKR_POUT 4
658 #define TISCI_DEV_MCASP2_MCASP_ACLKX_PIN 5
659 #define TISCI_DEV_MCASP2_MCASP_ACLKX_POUT 6
660 #define TISCI_DEV_MCASP2_MCASP_AFSR_POUT 7
661 #define TISCI_DEV_MCASP2_MCASP_AFSX_POUT 8
662 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN 9
663 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 10
664 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 11
665 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 12
666 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 13
667 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_POUT 14
668 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN 15
669 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 16
670 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 17
671 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 18
672 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 19
673 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_POUT 20
674 #define TISCI_DEV_MCASP2_VBUSP_CLK 21
675 
676 #define TISCI_DEV_MCRC64_0_CLK 0
677 
678 #define TISCI_DEV_MCU_MCRC64_0_CLK 0
679 
680 #define TISCI_DEV_I2C0_CLK 0
681 #define TISCI_DEV_I2C0_PISCL 1
682 #define TISCI_DEV_I2C0_PISYS_CLK 2
683 #define TISCI_DEV_I2C0_PORSCL 3
684 
685 #define TISCI_DEV_I2C1_CLK 0
686 #define TISCI_DEV_I2C1_PISCL 1
687 #define TISCI_DEV_I2C1_PISYS_CLK 2
688 #define TISCI_DEV_I2C1_PORSCL 3
689 
690 #define TISCI_DEV_I2C2_CLK 0
691 #define TISCI_DEV_I2C2_PISCL 1
692 #define TISCI_DEV_I2C2_PISYS_CLK 2
693 #define TISCI_DEV_I2C2_PORSCL 3
694 
695 #define TISCI_DEV_I2C3_CLK 0
696 #define TISCI_DEV_I2C3_PISCL 1
697 #define TISCI_DEV_I2C3_PISYS_CLK 2
698 #define TISCI_DEV_I2C3_PORSCL 3
699 
700 #define TISCI_DEV_MCU_I2C0_CLK 0
701 #define TISCI_DEV_MCU_I2C0_PISCL 1
702 #define TISCI_DEV_MCU_I2C0_PISYS_CLK 2
703 #define TISCI_DEV_MCU_I2C0_PORSCL 3
704 
705 #define TISCI_DEV_WKUP_I2C0_CLK 0
706 #define TISCI_DEV_WKUP_I2C0_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 1
707 #define TISCI_DEV_WKUP_I2C0_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
708 #define TISCI_DEV_WKUP_I2C0_PISCL 3
709 #define TISCI_DEV_WKUP_I2C0_PISYS_CLK 4
710 #define TISCI_DEV_WKUP_I2C0_PORSCL 5
711 
712 #define TISCI_DEV_R5FSS0_CORE0_CPU_CLK 0
713 #define TISCI_DEV_R5FSS0_CORE0_CPU_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 1
714 #define TISCI_DEV_R5FSS0_CORE0_CPU_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
715 #define TISCI_DEV_R5FSS0_CORE0_INTERFACE_CLK 3
716 
717 #define TISCI_DEV_WKUP_RTCSS0_ANA_OSC32K_CLK 0
718 #define TISCI_DEV_WKUP_RTCSS0_ANA_OSC32K_CLK_PARENT_CLK_32K_RC_SEL_OUT0 1
719 #define TISCI_DEV_WKUP_RTCSS0_ANA_OSC32K_CLK_PARENT_RTC_CLK_SEL_DIV_CLKOUT 2
720 #define TISCI_DEV_WKUP_RTCSS0_VCLK_CLK 6
721 #define TISCI_DEV_WKUP_RTCSS0_VCLK_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 7
722 #define TISCI_DEV_WKUP_RTCSS0_VCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 8
723 
724 #define TISCI_DEV_RTI0_RTI_CLK 0
725 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
726 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
727 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
728 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_MAIN_WWDTCLKN_SEL_OUT0_DIV_CLKOUT 4
729 #define TISCI_DEV_RTI0_VBUSP_CLK 5
730 
731 #define TISCI_DEV_RTI1_RTI_CLK 0
732 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
733 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
734 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
735 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_MAIN_WWDTCLKN_SEL_OUT1_DIV_CLKOUT 4
736 #define TISCI_DEV_RTI1_VBUSP_CLK 5
737 
738 #define TISCI_DEV_RTI2_RTI_CLK 0
739 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
740 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
741 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
742 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_MAIN_WWDTCLKN_SEL_OUT2_DIV_CLKOUT 4
743 #define TISCI_DEV_RTI2_VBUSP_CLK 5
744 
745 #define TISCI_DEV_RTI3_RTI_CLK 0
746 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
747 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
748 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
749 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_MAIN_WWDTCLKN_SEL_OUT3_DIV_CLKOUT 4
750 #define TISCI_DEV_RTI3_VBUSP_CLK 5
751 
752 #define TISCI_DEV_RTI15_RTI_CLK 0
753 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
754 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
755 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
756 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_MAIN_WWDTCLKN_SEL_OUT4_DIV_CLKOUT 4
757 #define TISCI_DEV_RTI15_VBUSP_CLK 5
758 
759 #define TISCI_DEV_MCU_RTI0_RTI_CLK 0
760 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
761 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
762 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
763 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_MCU_WWDTCLK_SEL_DIV_CLKOUT 4
764 #define TISCI_DEV_MCU_RTI0_VBUSP_CLK 5
765 
766 #define TISCI_DEV_WKUP_RTI0_RTI_CLK 0
767 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
768 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
769 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
770 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_WKUP_WWDTCLK_SEL_DIV_CLKOUT 4
771 #define TISCI_DEV_WKUP_RTI0_VBUSP_CLK 5
772 #define TISCI_DEV_WKUP_RTI0_VBUSP_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 6
773 #define TISCI_DEV_WKUP_RTI0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 7
774 
775 #define TISCI_DEV_A53SS0_CORE_0_A53_CORE0_ARM_CLK_CLK 0
776 
777 #define TISCI_DEV_A53SS0_CORE_1_A53_CORE1_ARM_CLK_CLK 0
778 
779 #define TISCI_DEV_A53SS0_CORE_2_A53_CORE2_ARM_CLK_CLK 0
780 
781 #define TISCI_DEV_A53SS0_CORE_3_A53_CORE3_ARM_CLK_CLK 0
782 
783 #define TISCI_DEV_A53SS0_A53_DIVH_CLK4_OBSCLK_OUT_CLK 2
784 #define TISCI_DEV_A53SS0_COREPAC_ARM_CLK_CLK 3
785 #define TISCI_DEV_A53SS0_PLL_CTRL_CLK 5
786 
787 #define TISCI_DEV_A53_RS_BW_LIMITER0_CLK_CLK 0
788 
789 #define TISCI_DEV_A53_WS_BW_LIMITER1_CLK_CLK 0
790 
791 #define TISCI_DEV_DDR16SS0_DDRSS_DDR_PLL_CLK 0
792 #define TISCI_DEV_DDR16SS0_DDRSS_TCK 1
793 #define TISCI_DEV_DDR16SS0_PLL_CTRL_CLK 2
794 
795 #define TISCI_DEV_DEBUGSS0_CFG_CLK 0
796 #define TISCI_DEV_DEBUGSS0_DBG_CLK 1
797 #define TISCI_DEV_DEBUGSS0_SYS_CLK 2
798 
799 #define TISCI_DEV_WKUP_DEEPSLEEP_SOURCES0_CLK_12M_RC_CLK 0
800 
801 #define TISCI_DEV_GPU_RS_BW_LIMITER2_CLK_CLK 0
802 
803 #define TISCI_DEV_GPU_WS_BW_LIMITER3_CLK_CLK 0
804 
805 #define TISCI_DEV_PSC0_FW_0_CLK 0
806 
807 #define TISCI_DEV_PSC0_CLK 0
808 #define TISCI_DEV_PSC0_SLOW_CLK 1
809 
810 #define TISCI_DEV_MCU_MCU_16FF0_PLL_CTRL_MCU_CLK24_CLK 3
811 
812 #define TISCI_DEV_WKUP_PSC0_CLK 0
813 #define TISCI_DEV_WKUP_PSC0_SLOW_CLK 1
814 
815 #define TISCI_DEV_HSM0_DAP_CLK 0
816 
817 #define TISCI_DEV_MCSPI0_CLKSPIREF_CLK 0
818 #define TISCI_DEV_MCSPI0_IO_CLKSPIO_CLK 1
819 #define TISCI_DEV_MCSPI0_VBUSP_CLK 2
820 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK 3
821 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI0_CLK_OUT 4
822 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MAIN_0_IO_CLKSPIO_CLK 5
823 
824 #define TISCI_DEV_MCSPI1_CLKSPIREF_CLK 0
825 #define TISCI_DEV_MCSPI1_IO_CLKSPIO_CLK 1
826 #define TISCI_DEV_MCSPI1_VBUSP_CLK 2
827 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK 3
828 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI1_CLK_OUT 4
829 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MAIN_1_IO_CLKSPIO_CLK 5
830 
831 #define TISCI_DEV_MCSPI2_CLKSPIREF_CLK 0
832 #define TISCI_DEV_MCSPI2_IO_CLKSPIO_CLK 1
833 #define TISCI_DEV_MCSPI2_VBUSP_CLK 2
834 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK 3
835 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI2_CLK_OUT 4
836 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_SPI_MAIN_2_IO_CLKSPIO_CLK 5
837 
838 #define TISCI_DEV_MCU_MCSPI0_CLKSPIREF_CLK 0
839 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPIO_CLK 1
840 #define TISCI_DEV_MCU_MCSPI0_VBUSP_CLK 2
841 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK 3
842 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI0_CLK_OUT 4
843 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MCU_0_IO_CLKSPIO_CLK 5
844 
845 #define TISCI_DEV_MCU_MCSPI1_CLKSPIREF_CLK 0
846 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPIO_CLK 1
847 #define TISCI_DEV_MCU_MCSPI1_VBUSP_CLK 2
848 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK 3
849 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI1_CLK_OUT 4
850 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MCU_1_IO_CLKSPIO_CLK 5
851 
852 #define TISCI_DEV_SPINLOCK0_VCLK_CLK 0
853 
854 #define TISCI_DEV_UART0_FCLK_CLK 0
855 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT0 1
856 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
857 #define TISCI_DEV_UART0_VBUSP_CLK 5
858 
859 #define TISCI_DEV_UART1_FCLK_CLK 0
860 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT1 1
861 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
862 #define TISCI_DEV_UART1_VBUSP_CLK 5
863 
864 #define TISCI_DEV_UART2_FCLK_CLK 0
865 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT2 1
866 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
867 #define TISCI_DEV_UART2_VBUSP_CLK 5
868 
869 #define TISCI_DEV_UART3_FCLK_CLK 0
870 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT3 1
871 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
872 #define TISCI_DEV_UART3_VBUSP_CLK 5
873 
874 #define TISCI_DEV_UART4_FCLK_CLK 0
875 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT4 1
876 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
877 #define TISCI_DEV_UART4_VBUSP_CLK 5
878 
879 #define TISCI_DEV_UART5_FCLK_CLK 0
880 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT5 1
881 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
882 #define TISCI_DEV_UART5_VBUSP_CLK 5
883 
884 #define TISCI_DEV_UART6_FCLK_CLK 0
885 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT6 1
886 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
887 #define TISCI_DEV_UART6_VBUSP_CLK 5
888 
889 #define TISCI_DEV_MCU_UART0_FCLK_CLK 0
890 #define TISCI_DEV_MCU_UART0_VBUSP_CLK 3
891 
892 #define TISCI_DEV_WKUP_UART0_FCLK_CLK 0
893 #define TISCI_DEV_WKUP_UART0_VBUSP_CLK 3
894 #define TISCI_DEV_WKUP_UART0_VBUSP_CLK_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 4
895 #define TISCI_DEV_WKUP_UART0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 5
896 
897 #define TISCI_DEV_USB0_BUS_CLK 0
898 #define TISCI_DEV_USB0_CFG_CLK 1
899 #define TISCI_DEV_USB0_USB2_APB_PCLK_CLK 2
900 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK 3
901 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
902 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT8_CLK 5
903 #define TISCI_DEV_USB0_USB2_TAP_TCK 10
904 
905 #define TISCI_DEV_USB1_BUS_CLK 0
906 #define TISCI_DEV_USB1_CFG_CLK 1
907 #define TISCI_DEV_USB1_USB2_APB_PCLK_CLK 2
908 #define TISCI_DEV_USB1_USB2_REFCLOCK_CLK 3
909 #define TISCI_DEV_USB1_USB2_REFCLOCK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
910 #define TISCI_DEV_USB1_USB2_REFCLOCK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT8_CLK 5
911 #define TISCI_DEV_USB1_USB2_TAP_TCK 10
912 
913 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN 0
914 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKR_POUT 1
915 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKR_POUT 2
916 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKR_POUT 3
917 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKX_POUT 4
918 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKX_POUT 5
919 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKX_POUT 6
920 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 7
921 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 8
922 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_OUT 9
923 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN 10
924 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKR_POUT 11
925 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKR_POUT 12
926 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKR_POUT 13
927 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKX_POUT 14
928 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKX_POUT 15
929 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKX_POUT 16
930 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 17
931 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 18
932 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_OUT 19
933 #define TISCI_DEV_BOARD0_CLKOUT0_IN 20
934 #define TISCI_DEV_BOARD0_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT1_CLK5 21
935 #define TISCI_DEV_BOARD0_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT1_CLK10 22
936 #define TISCI_DEV_BOARD0_CP_GEMAC_CPTS0_RFT_CLK_OUT 23
937 #define TISCI_DEV_BOARD0_DDR0_CK0_IN 24
938 #define TISCI_DEV_BOARD0_DDR0_CK0_N_IN 25
939 #define TISCI_DEV_BOARD0_DDR0_CK0_OUT 27
940 #define TISCI_DEV_BOARD0_EXT_REFCLK1_OUT 33
941 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_IN 34
942 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_OUT 35
943 #define TISCI_DEV_BOARD0_GPMC0_CLK_IN 36
944 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN 37
945 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 38
946 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 39
947 #define TISCI_DEV_BOARD0_I2C0_SCL_IN 40
948 #define TISCI_DEV_BOARD0_I2C0_SCL_OUT 41
949 #define TISCI_DEV_BOARD0_I2C1_SCL_IN 42
950 #define TISCI_DEV_BOARD0_I2C1_SCL_OUT 43
951 #define TISCI_DEV_BOARD0_I2C2_SCL_IN 44
952 #define TISCI_DEV_BOARD0_I2C2_SCL_OUT 45
953 #define TISCI_DEV_BOARD0_I2C3_SCL_IN 46
954 #define TISCI_DEV_BOARD0_I2C3_SCL_OUT 47
955 #define TISCI_DEV_BOARD0_MCASP0_ACLKR_IN 49
956 #define TISCI_DEV_BOARD0_MCASP0_ACLKR_OUT 50
957 #define TISCI_DEV_BOARD0_MCASP0_ACLKX_IN 51
958 #define TISCI_DEV_BOARD0_MCASP0_ACLKX_OUT 52
959 #define TISCI_DEV_BOARD0_MCASP0_AFSR_IN 53
960 #define TISCI_DEV_BOARD0_MCASP0_AFSX_IN 54
961 #define TISCI_DEV_BOARD0_MCASP1_ACLKR_IN 55
962 #define TISCI_DEV_BOARD0_MCASP1_ACLKR_OUT 56
963 #define TISCI_DEV_BOARD0_MCASP1_ACLKX_IN 57
964 #define TISCI_DEV_BOARD0_MCASP1_ACLKX_OUT 58
965 #define TISCI_DEV_BOARD0_MCASP1_AFSR_IN 59
966 #define TISCI_DEV_BOARD0_MCASP1_AFSX_IN 60
967 #define TISCI_DEV_BOARD0_MCASP2_ACLKR_IN 61
968 #define TISCI_DEV_BOARD0_MCASP2_ACLKR_OUT 62
969 #define TISCI_DEV_BOARD0_MCASP2_ACLKX_IN 63
970 #define TISCI_DEV_BOARD0_MCASP2_ACLKX_OUT 64
971 #define TISCI_DEV_BOARD0_MCASP2_AFSR_IN 65
972 #define TISCI_DEV_BOARD0_MCASP2_AFSX_IN 66
973 #define TISCI_DEV_BOARD0_MCU_EXT_REFCLK0_OUT 67
974 #define TISCI_DEV_BOARD0_MCU_I2C0_SCL_IN 68
975 #define TISCI_DEV_BOARD0_MCU_I2C0_SCL_OUT 69
976 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN 70
977 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_MCU_OBSCLK_DIV_OUT0 71
978 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 72
979 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_IN 73
980 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_OUT 74
981 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_IN 75
982 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_OUT 76
983 #define TISCI_DEV_BOARD0_MCU_SYSCLKOUT0_IN 77
984 #define TISCI_DEV_BOARD0_MCU_TIMER_IO0_IN 78
985 #define TISCI_DEV_BOARD0_MCU_TIMER_IO1_IN 79
986 #define TISCI_DEV_BOARD0_MCU_TIMER_IO2_IN 80
987 #define TISCI_DEV_BOARD0_MCU_TIMER_IO3_IN 81
988 #define TISCI_DEV_BOARD0_MDIO0_MDC_IN 82
989 #define TISCI_DEV_BOARD0_MMC0_CLKLB_IN 83
990 #define TISCI_DEV_BOARD0_MMC0_CLKLB_OUT 84
991 #define TISCI_DEV_BOARD0_MMC0_CLK_OUT 86
992 #define TISCI_DEV_BOARD0_MMC1_CLKLB_IN 87
993 #define TISCI_DEV_BOARD0_MMC1_CLKLB_OUT 88
994 #define TISCI_DEV_BOARD0_MMC1_CLK_IN 89
995 #define TISCI_DEV_BOARD0_MMC1_CLK_OUT 90
996 #define TISCI_DEV_BOARD0_MMC2_CLKLB_IN 91
997 #define TISCI_DEV_BOARD0_MMC2_CLKLB_OUT 92
998 #define TISCI_DEV_BOARD0_MMC2_CLK_IN 93
999 #define TISCI_DEV_BOARD0_MMC2_CLK_OUT 94
1000 #define TISCI_DEV_BOARD0_OBSCLK0_IN 95
1001 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK 96
1002 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT0_CLK 97
1003 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 98
1004 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_SAM62_A53_512KB_WRAP_MAIN_0_ARM_COREPACK_0_A53_DIVH_CLK4_OBSCLK_OUT_CLK 99
1005 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_12_HSDIVOUT0_CLK 100
1006 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_RCOSC_CLKOUT 101
1007 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 102
1008 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK_DUP0 103
1009 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 104
1010 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_MAIN_OBSCLK0_MUX_SEL_DIV_CLKOUT 105
1011 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF0 106
1012 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CPSW_3GUSS_MAIN_0_CPTS_GENF1 107
1013 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 108
1014 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV1_16FFT_MAIN_15_HSDIVOUT0_CLK 109
1015 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_16_HSDIVOUT0_CLK 110
1016 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_HSDIV0_16FFT_MAIN_17_HSDIVOUT0_CLK 111
1017 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_SAM62_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 112
1018 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_CLK_32K_RC_SEL_OUT0 113
1019 #define TISCI_DEV_BOARD0_OSPI0_DQS_OUT 128
1020 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_IN 129
1021 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_OUT 130
1022 #define TISCI_DEV_BOARD0_RGMII1_RXC_OUT 131
1023 #define TISCI_DEV_BOARD0_RGMII1_TXC_IN 132
1024 #define TISCI_DEV_BOARD0_RGMII1_TXC_OUT 133
1025 #define TISCI_DEV_BOARD0_RGMII2_RXC_OUT 134
1026 #define TISCI_DEV_BOARD0_RGMII2_TXC_IN 135
1027 #define TISCI_DEV_BOARD0_RGMII2_TXC_OUT 136
1028 #define TISCI_DEV_BOARD0_RMII1_REF_CLK_OUT 137
1029 #define TISCI_DEV_BOARD0_RMII2_REF_CLK_OUT 138
1030 #define TISCI_DEV_BOARD0_SPI0_CLK_IN 139
1031 #define TISCI_DEV_BOARD0_SPI0_CLK_OUT 140
1032 #define TISCI_DEV_BOARD0_SPI1_CLK_IN 141
1033 #define TISCI_DEV_BOARD0_SPI1_CLK_OUT 142
1034 #define TISCI_DEV_BOARD0_SPI2_CLK_IN 143
1035 #define TISCI_DEV_BOARD0_SPI2_CLK_OUT 144
1036 #define TISCI_DEV_BOARD0_SYSCLKOUT0_IN 145
1037 #define TISCI_DEV_BOARD0_TCK_OUT 146
1038 #define TISCI_DEV_BOARD0_TIMER_IO0_IN 147
1039 #define TISCI_DEV_BOARD0_TIMER_IO1_IN 148
1040 #define TISCI_DEV_BOARD0_TIMER_IO2_IN 149
1041 #define TISCI_DEV_BOARD0_TIMER_IO3_IN 150
1042 #define TISCI_DEV_BOARD0_TIMER_IO4_IN 151
1043 #define TISCI_DEV_BOARD0_TIMER_IO5_IN 152
1044 #define TISCI_DEV_BOARD0_TIMER_IO6_IN 153
1045 #define TISCI_DEV_BOARD0_TIMER_IO7_IN 154
1046 #define TISCI_DEV_BOARD0_TRC_CLK_IN 155
1047 #define TISCI_DEV_BOARD0_VOUT0_EXTPCLKIN_OUT 156
1048 #define TISCI_DEV_BOARD0_VOUT0_PCLK_IN 157
1049 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN 158
1050 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 159
1051 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_GLUELOGIC_LFOSC0_CLKOUT 160
1052 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT2_CLK 161
1053 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT2_CLK 162
1054 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT9_CLK 163
1055 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_CLK_32K_RC_SEL_OUT0 164
1056 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_GLUELOGIC_RCOSC_CLKOUT 165
1057 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT_DUP0 166
1058 
1059 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK 0
1060 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 1
1061 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 2
1062 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_CLK_32K_RC_SEL_DIV_CLKOUT 3
1063 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_LFOSC0_CLKOUT 4
1064 
1065 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK 0
1066 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 1
1067 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
1068 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT4_CLK 3
1069 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK_DUP0 4
1070 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_MCU_OBSCLK_MUX_SEL_DIV_CLKOUT 5
1071 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 6
1072 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV0_16FFT_MCU_32KHZ_GEN_0_HSDIVOUT0_CLK8 7
1073 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 8
1074 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_CLK_32K_RC_SEL_OUT0 9
1075 
1076 
1077 #ifdef __cplusplus
1078 }
1079 #endif
1080 
1081 #endif /* SOC_AM62X_CLOCKS_H */
1082