|
AM62Px MCU+ SDK
10.01.00
|
|
Go to the documentation of this file.
51 #ifndef SOC_AM62PX_CLOCKS_H
52 #define SOC_AM62PX_CLOCKS_H
60 #define TISCI_DEV_DPHY_RX0_IO_RX_CL_L_M 2
61 #define TISCI_DEV_DPHY_RX0_IO_RX_CL_L_P 3
62 #define TISCI_DEV_DPHY_RX0_JTAG_TCK 4
63 #define TISCI_DEV_DPHY_RX0_MAIN_CLK_CLK 5
64 #define TISCI_DEV_DPHY_RX0_PPI_RX_BYTE_CLK 6
66 #define TISCI_DEV_DBGSUSPENDROUTER0_INTR_CLK 0
68 #define TISCI_DEV_MAIN_GPIOMUX_INTROUTER0_INTR_CLK 0
70 #define TISCI_DEV_WKUP_MCU_GPIOMUX_INTROUTER0_INTR_CLK 0
72 #define TISCI_DEV_TIMESYNC_EVENT_INTROUTER0_INTR_CLK 0
74 #define TISCI_DEV_CPSW0_CPPI_CLK_CLK 0
75 #define TISCI_DEV_CPSW0_CPTS_GENF0 1
76 #define TISCI_DEV_CPSW0_CPTS_GENF1 2
77 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK 3
78 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 4
79 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 5
80 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 6
81 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 8
82 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 9
83 #define TISCI_DEV_CPSW0_CPTS_RFT_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 11
84 #define TISCI_DEV_CPSW0_GMII1_MR_CLK 13
85 #define TISCI_DEV_CPSW0_GMII1_MT_CLK 14
86 #define TISCI_DEV_CPSW0_GMII2_MR_CLK 15
87 #define TISCI_DEV_CPSW0_GMII2_MT_CLK 16
88 #define TISCI_DEV_CPSW0_GMII_RFT_CLK 17
89 #define TISCI_DEV_CPSW0_MDIO_MDCLK_O 18
90 #define TISCI_DEV_CPSW0_RGMII_MHZ_250_CLK 19
91 #define TISCI_DEV_CPSW0_RGMII_MHZ_50_CLK 20
92 #define TISCI_DEV_CPSW0_RGMII_MHZ_5_CLK 21
93 #define TISCI_DEV_CPSW0_RMII1_MHZ_50_CLK 22
94 #define TISCI_DEV_CPSW0_RMII2_MHZ_50_CLK 23
96 #define TISCI_DEV_CPT2_AGGR1_VCLK_CLK 0
98 #define TISCI_DEV_CPT2_AGGR0_VCLK_CLK 0
100 #define TISCI_DEV_MCU_CPT2_AGGR0_VCLK_CLK 0
102 #define TISCI_DEV_CSI_RX_IF0_MAIN_CLK_CLK 0
103 #define TISCI_DEV_CSI_RX_IF0_PPI_RX_BYTE_CLK 2
104 #define TISCI_DEV_CSI_RX_IF0_VBUS_CLK_CLK 3
105 #define TISCI_DEV_CSI_RX_IF0_VP_CLK_CLK 4
107 #define TISCI_DEV_STM0_ATB_CLK 0
108 #define TISCI_DEV_STM0_CORE_CLK 1
109 #define TISCI_DEV_STM0_VBUSP_CLK 2
111 #define TISCI_DEV_DCC0_DCC_CLKSRC0_CLK 0
112 #define TISCI_DEV_DCC0_DCC_CLKSRC1_CLK 1
113 #define TISCI_DEV_DCC0_DCC_CLKSRC2_CLK 2
114 #define TISCI_DEV_DCC0_DCC_CLKSRC3_CLK 3
115 #define TISCI_DEV_DCC0_DCC_CLKSRC4_CLK 4
116 #define TISCI_DEV_DCC0_DCC_CLKSRC5_CLK 5
117 #define TISCI_DEV_DCC0_DCC_CLKSRC6_CLK 6
118 #define TISCI_DEV_DCC0_DCC_CLKSRC7_CLK 7
119 #define TISCI_DEV_DCC0_DCC_INPUT00_CLK 8
120 #define TISCI_DEV_DCC0_DCC_INPUT01_CLK 9
121 #define TISCI_DEV_DCC0_DCC_INPUT02_CLK 10
122 #define TISCI_DEV_DCC0_DCC_INPUT10_CLK 11
123 #define TISCI_DEV_DCC0_VBUS_CLK 12
125 #define TISCI_DEV_DCC1_DCC_CLKSRC0_CLK 0
126 #define TISCI_DEV_DCC1_DCC_CLKSRC1_CLK 1
127 #define TISCI_DEV_DCC1_DCC_CLKSRC2_CLK 2
128 #define TISCI_DEV_DCC1_DCC_CLKSRC3_CLK 3
129 #define TISCI_DEV_DCC1_DCC_CLKSRC4_CLK 4
130 #define TISCI_DEV_DCC1_DCC_CLKSRC5_CLK 5
131 #define TISCI_DEV_DCC1_DCC_CLKSRC6_CLK 6
132 #define TISCI_DEV_DCC1_DCC_CLKSRC7_CLK 7
133 #define TISCI_DEV_DCC1_DCC_INPUT00_CLK 8
134 #define TISCI_DEV_DCC1_DCC_INPUT01_CLK 9
135 #define TISCI_DEV_DCC1_DCC_INPUT02_CLK 10
136 #define TISCI_DEV_DCC1_DCC_INPUT10_CLK 11
137 #define TISCI_DEV_DCC1_VBUS_CLK 12
139 #define TISCI_DEV_DCC2_DCC_CLKSRC0_CLK 0
140 #define TISCI_DEV_DCC2_DCC_CLKSRC1_CLK 1
141 #define TISCI_DEV_DCC2_DCC_CLKSRC2_CLK 2
142 #define TISCI_DEV_DCC2_DCC_CLKSRC3_CLK 3
143 #define TISCI_DEV_DCC2_DCC_CLKSRC4_CLK 4
144 #define TISCI_DEV_DCC2_DCC_CLKSRC5_CLK 5
145 #define TISCI_DEV_DCC2_DCC_CLKSRC6_CLK 6
146 #define TISCI_DEV_DCC2_DCC_CLKSRC7_CLK 7
147 #define TISCI_DEV_DCC2_DCC_INPUT00_CLK 8
148 #define TISCI_DEV_DCC2_DCC_INPUT01_CLK 9
149 #define TISCI_DEV_DCC2_DCC_INPUT02_CLK 10
150 #define TISCI_DEV_DCC2_DCC_INPUT10_CLK 11
151 #define TISCI_DEV_DCC2_VBUS_CLK 12
153 #define TISCI_DEV_DCC3_DCC_CLKSRC0_CLK 0
154 #define TISCI_DEV_DCC3_DCC_CLKSRC1_CLK 1
155 #define TISCI_DEV_DCC3_DCC_CLKSRC3_CLK 3
156 #define TISCI_DEV_DCC3_DCC_CLKSRC4_CLK 4
157 #define TISCI_DEV_DCC3_DCC_CLKSRC5_CLK 5
158 #define TISCI_DEV_DCC3_DCC_CLKSRC6_CLK 6
159 #define TISCI_DEV_DCC3_DCC_CLKSRC7_CLK 7
160 #define TISCI_DEV_DCC3_DCC_INPUT00_CLK 8
161 #define TISCI_DEV_DCC3_DCC_INPUT01_CLK 9
162 #define TISCI_DEV_DCC3_DCC_INPUT02_CLK 10
163 #define TISCI_DEV_DCC3_DCC_INPUT10_CLK 11
164 #define TISCI_DEV_DCC3_VBUS_CLK 12
166 #define TISCI_DEV_DCC4_DCC_CLKSRC0_CLK 0
167 #define TISCI_DEV_DCC4_DCC_CLKSRC1_CLK 1
168 #define TISCI_DEV_DCC4_DCC_CLKSRC2_CLK 2
169 #define TISCI_DEV_DCC4_DCC_CLKSRC3_CLK 3
170 #define TISCI_DEV_DCC4_DCC_CLKSRC4_CLK 4
171 #define TISCI_DEV_DCC4_DCC_CLKSRC5_CLK 5
172 #define TISCI_DEV_DCC4_DCC_CLKSRC6_CLK 6
173 #define TISCI_DEV_DCC4_DCC_CLKSRC7_CLK 7
174 #define TISCI_DEV_DCC4_DCC_INPUT00_CLK 8
175 #define TISCI_DEV_DCC4_DCC_INPUT01_CLK 9
176 #define TISCI_DEV_DCC4_DCC_INPUT02_CLK 10
177 #define TISCI_DEV_DCC4_DCC_INPUT10_CLK 11
178 #define TISCI_DEV_DCC4_VBUS_CLK 12
180 #define TISCI_DEV_DCC5_DCC_CLKSRC0_CLK 0
181 #define TISCI_DEV_DCC5_DCC_CLKSRC2_CLK 2
182 #define TISCI_DEV_DCC5_DCC_CLKSRC3_CLK 3
183 #define TISCI_DEV_DCC5_DCC_CLKSRC4_CLK 4
184 #define TISCI_DEV_DCC5_DCC_CLKSRC5_CLK 5
185 #define TISCI_DEV_DCC5_DCC_CLKSRC6_CLK 6
186 #define TISCI_DEV_DCC5_DCC_CLKSRC7_CLK 7
187 #define TISCI_DEV_DCC5_DCC_INPUT00_CLK 8
188 #define TISCI_DEV_DCC5_DCC_INPUT01_CLK 9
189 #define TISCI_DEV_DCC5_DCC_INPUT02_CLK 10
190 #define TISCI_DEV_DCC5_DCC_INPUT10_CLK 11
191 #define TISCI_DEV_DCC5_VBUS_CLK 12
193 #define TISCI_DEV_DCC6_DCC_CLKSRC0_CLK 0
194 #define TISCI_DEV_DCC6_DCC_CLKSRC1_CLK 1
195 #define TISCI_DEV_DCC6_DCC_CLKSRC2_CLK 2
196 #define TISCI_DEV_DCC6_DCC_CLKSRC3_CLK 3
197 #define TISCI_DEV_DCC6_DCC_CLKSRC4_CLK 4
198 #define TISCI_DEV_DCC6_DCC_CLKSRC5_CLK 5
199 #define TISCI_DEV_DCC6_DCC_CLKSRC6_CLK 6
200 #define TISCI_DEV_DCC6_DCC_CLKSRC7_CLK 7
201 #define TISCI_DEV_DCC6_DCC_INPUT00_CLK 8
202 #define TISCI_DEV_DCC6_DCC_INPUT01_CLK 9
203 #define TISCI_DEV_DCC6_DCC_INPUT02_CLK 10
204 #define TISCI_DEV_DCC6_DCC_INPUT10_CLK 11
205 #define TISCI_DEV_DCC6_VBUS_CLK 12
207 #define TISCI_DEV_DCC7_DCC_CLKSRC0_CLK 0
208 #define TISCI_DEV_DCC7_DCC_CLKSRC1_CLK 1
209 #define TISCI_DEV_DCC7_DCC_CLKSRC2_CLK 2
210 #define TISCI_DEV_DCC7_DCC_CLKSRC5_CLK 5
211 #define TISCI_DEV_DCC7_DCC_CLKSRC6_CLK 6
212 #define TISCI_DEV_DCC7_DCC_CLKSRC7_CLK 7
213 #define TISCI_DEV_DCC7_DCC_INPUT00_CLK 8
214 #define TISCI_DEV_DCC7_DCC_INPUT01_CLK 9
215 #define TISCI_DEV_DCC7_DCC_INPUT02_CLK 10
216 #define TISCI_DEV_DCC7_DCC_INPUT10_CLK 11
217 #define TISCI_DEV_DCC7_VBUS_CLK 12
219 #define TISCI_DEV_DCC8_DCC_CLKSRC0_CLK 0
220 #define TISCI_DEV_DCC8_DCC_CLKSRC1_CLK 1
221 #define TISCI_DEV_DCC8_DCC_INPUT00_CLK 8
222 #define TISCI_DEV_DCC8_DCC_INPUT01_CLK 9
223 #define TISCI_DEV_DCC8_DCC_INPUT02_CLK 10
224 #define TISCI_DEV_DCC8_DCC_INPUT10_CLK 11
225 #define TISCI_DEV_DCC8_VBUS_CLK 12
227 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC0_CLK 0
228 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC1_CLK 1
229 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC2_CLK 2
230 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC3_CLK 3
231 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC4_CLK 4
232 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC5_CLK 5
233 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC6_CLK 6
234 #define TISCI_DEV_MCU_DCC0_DCC_CLKSRC7_CLK 7
235 #define TISCI_DEV_MCU_DCC0_DCC_INPUT00_CLK 8
236 #define TISCI_DEV_MCU_DCC0_DCC_INPUT01_CLK 9
237 #define TISCI_DEV_MCU_DCC0_DCC_INPUT02_CLK 10
238 #define TISCI_DEV_MCU_DCC0_DCC_INPUT10_CLK 11
239 #define TISCI_DEV_MCU_DCC0_VBUS_CLK 12
241 #define TISCI_DEV_MCU_DCC1_DCC_CLKSRC0_CLK 0
242 #define TISCI_DEV_MCU_DCC1_DCC_CLKSRC1_CLK 1
243 #define TISCI_DEV_MCU_DCC1_DCC_CLKSRC5_CLK 5
244 #define TISCI_DEV_MCU_DCC1_DCC_CLKSRC6_CLK 6
245 #define TISCI_DEV_MCU_DCC1_DCC_CLKSRC7_CLK 7
246 #define TISCI_DEV_MCU_DCC1_DCC_INPUT00_CLK 8
247 #define TISCI_DEV_MCU_DCC1_DCC_INPUT01_CLK 9
248 #define TISCI_DEV_MCU_DCC1_DCC_INPUT02_CLK 10
249 #define TISCI_DEV_MCU_DCC1_DCC_INPUT10_CLK 11
250 #define TISCI_DEV_MCU_DCC1_VBUS_CLK 12
252 #define TISCI_DEV_DEBUGSS_WRAP0_ATB_CLK 0
253 #define TISCI_DEV_DEBUGSS_WRAP0_CORE_CLK 1
254 #define TISCI_DEV_DEBUGSS_WRAP0_CSTPIU_TRACECLK 2
255 #define TISCI_DEV_DEBUGSS_WRAP0_JTAG_TCK 20
256 #define TISCI_DEV_DEBUGSS_WRAP0_P1500_WRCK 21
257 #define TISCI_DEV_DEBUGSS_WRAP0_TREXPT_CLK 22
259 #define TISCI_DEV_DMASS0_BCDMA_0_CLK 0
261 #define TISCI_DEV_DMASS0_CBASS_0_CLK 0
263 #define TISCI_DEV_DMASS0_INTAGGR_0_CLK 0
265 #define TISCI_DEV_DMASS0_IPCSS_0_CLK 0
267 #define TISCI_DEV_DMASS0_PKTDMA_0_CLK 0
269 #define TISCI_DEV_DMASS0_RINGACC_0_CLK 0
271 #define TISCI_DEV_DMASS1_BCDMA_0_CLK 0
273 #define TISCI_DEV_DMASS1_INTAGGR_0_CLK 0
275 #define TISCI_DEV_TIMER0_TIMER_HCLK_CLK 0
276 #define TISCI_DEV_TIMER0_TIMER_PWM 1
277 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK 2
278 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
279 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
280 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
281 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
282 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
283 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
284 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
285 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
286 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
287 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF0 13
288 #define TISCI_DEV_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF1 14
290 #define TISCI_DEV_TIMER1_TIMER_HCLK_CLK 0
291 #define TISCI_DEV_TIMER1_TIMER_PWM 1
292 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK 2
293 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_MAIN_TIMERCLKN_SEL_OUT1 3
294 #define TISCI_DEV_TIMER1_TIMER_TCLK_CLK_PARENT_DMTIMER_DMC1MS_MAIN_0_TIMER_PWM 4
296 #define TISCI_DEV_TIMER2_TIMER_HCLK_CLK 0
297 #define TISCI_DEV_TIMER2_TIMER_PWM 1
298 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK 2
299 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
300 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
301 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
302 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
303 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
304 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
305 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
306 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
307 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
308 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF0 13
309 #define TISCI_DEV_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF1 14
311 #define TISCI_DEV_TIMER3_TIMER_HCLK_CLK 0
312 #define TISCI_DEV_TIMER3_TIMER_PWM 1
313 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK 2
314 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_MAIN_TIMERCLKN_SEL_OUT3 3
315 #define TISCI_DEV_TIMER3_TIMER_TCLK_CLK_PARENT_DMTIMER_DMC1MS_MAIN_2_TIMER_PWM 4
317 #define TISCI_DEV_TIMER4_TIMER_HCLK_CLK 0
318 #define TISCI_DEV_TIMER4_TIMER_PWM 1
319 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK 2
320 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
321 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
322 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
323 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
324 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
325 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
326 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
327 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
328 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
329 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF0 13
330 #define TISCI_DEV_TIMER4_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF1 14
332 #define TISCI_DEV_TIMER5_TIMER_HCLK_CLK 0
333 #define TISCI_DEV_TIMER5_TIMER_PWM 1
334 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK 2
335 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_MAIN_TIMERCLKN_SEL_OUT5 3
336 #define TISCI_DEV_TIMER5_TIMER_TCLK_CLK_PARENT_DMTIMER_DMC1MS_MAIN_4_TIMER_PWM 4
338 #define TISCI_DEV_TIMER6_TIMER_HCLK_CLK 0
339 #define TISCI_DEV_TIMER6_TIMER_PWM 1
340 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK 2
341 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
342 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 4
343 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT7_CLK 5
344 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
345 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
346 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 8
347 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 10
348 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT3_CLK 11
349 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT6_CLK 12
350 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF0 13
351 #define TISCI_DEV_TIMER6_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF1 14
353 #define TISCI_DEV_TIMER7_TIMER_HCLK_CLK 0
354 #define TISCI_DEV_TIMER7_TIMER_PWM 1
355 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK 2
356 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_MAIN_TIMERCLKN_SEL_OUT7 3
357 #define TISCI_DEV_TIMER7_TIMER_TCLK_CLK_PARENT_DMTIMER_DMC1MS_MAIN_6_TIMER_PWM 4
359 #define TISCI_DEV_MCU_TIMER0_TIMER_HCLK_CLK 0
360 #define TISCI_DEV_MCU_TIMER0_TIMER_PWM 1
361 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK 2
362 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
363 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK2 4
364 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 5
365 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV1_16FFT_MCU_0_HSDIVOUT5_CLK 6
366 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
367 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 8
368 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF0 9
369 #define TISCI_DEV_MCU_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 10
371 #define TISCI_DEV_MCU_TIMER1_TIMER_HCLK_CLK 0
372 #define TISCI_DEV_MCU_TIMER1_TIMER_PWM 1
373 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK 2
374 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_MCU_TIMERCLKN_SEL_OUT1 3
375 #define TISCI_DEV_MCU_TIMER1_TIMER_TCLK_CLK_PARENT_DMTIMER_DMC1MS_MCU_0_TIMER_PWM 4
377 #define TISCI_DEV_MCU_TIMER2_TIMER_HCLK_CLK 0
378 #define TISCI_DEV_MCU_TIMER2_TIMER_PWM 1
379 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK 2
380 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 3
381 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK2 4
382 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 5
383 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_POSTDIV1_16FFT_MCU_0_HSDIVOUT5_CLK 6
384 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 7
385 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 8
386 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF0 9
387 #define TISCI_DEV_MCU_TIMER2_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 10
389 #define TISCI_DEV_MCU_TIMER3_TIMER_HCLK_CLK 0
390 #define TISCI_DEV_MCU_TIMER3_TIMER_PWM 1
391 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK 2
392 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_MCU_TIMERCLKN_SEL_OUT3 3
393 #define TISCI_DEV_MCU_TIMER3_TIMER_TCLK_CLK_PARENT_DMTIMER_DMC1MS_MCU_2_TIMER_PWM 4
395 #define TISCI_DEV_WKUP_TIMER0_TIMER_HCLK_CLK 0
396 #define TISCI_DEV_WKUP_TIMER0_TIMER_HCLK_CLK_PARENT_HSDIV3_16FFT_MAIN_15_HSDIVOUT0_CLK 1
397 #define TISCI_DEV_WKUP_TIMER0_TIMER_HCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
398 #define TISCI_DEV_WKUP_TIMER0_TIMER_PWM 3
399 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK 4
400 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 5
401 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_WKUP_CLKSEL_OUT02 6
402 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 7
403 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_POSTDIV1_16FFT_MCU_0_HSDIVOUT5_CLK 8
404 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 9
405 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_CLK_32K_RC_SEL_OUT0 10
406 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF0 11
407 #define TISCI_DEV_WKUP_TIMER0_TIMER_TCLK_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 12
409 #define TISCI_DEV_WKUP_TIMER1_TIMER_HCLK_CLK 0
410 #define TISCI_DEV_WKUP_TIMER1_TIMER_HCLK_CLK_PARENT_HSDIV3_16FFT_MAIN_15_HSDIVOUT0_CLK 1
411 #define TISCI_DEV_WKUP_TIMER1_TIMER_HCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
412 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK 4
413 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_WKUP_TIMERCLKN_SEL_OUT1 5
414 #define TISCI_DEV_WKUP_TIMER1_TIMER_TCLK_CLK_PARENT_DMTIMER_DMC1MS_WKUP_0_TIMER_PWM 6
416 #define TISCI_DEV_ECAP0_VBUS_CLK 0
418 #define TISCI_DEV_ECAP1_VBUS_CLK 0
420 #define TISCI_DEV_ECAP2_VBUS_CLK 0
422 #define TISCI_DEV_ELM0_VBUSP_CLK 0
424 #define TISCI_DEV_MMCSD0_EMMCSS_VBUS_CLK 1
425 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK 2
426 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 3
427 #define TISCI_DEV_MMCSD0_EMMCSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 4
429 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I 0
430 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC1_CLKLB_OUT 1
431 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC1_CLK_OUT 2
432 #define TISCI_DEV_MMCSD1_EMMCSDSS_IO_CLK_O 3
433 #define TISCI_DEV_MMCSD1_EMMCSDSS_VBUS_CLK 5
434 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK 6
435 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 7
436 #define TISCI_DEV_MMCSD1_EMMCSDSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 8
438 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_I 0
439 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC2_CLKLB_OUT 1
440 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_I_PARENT_BOARD_0_MMC2_CLK_OUT 2
441 #define TISCI_DEV_MMCSD2_EMMCSDSS_IO_CLK_O 3
442 #define TISCI_DEV_MMCSD2_EMMCSDSS_VBUS_CLK 5
443 #define TISCI_DEV_MMCSD2_EMMCSDSS_XIN_CLK 6
444 #define TISCI_DEV_MMCSD2_EMMCSDSS_XIN_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT5_CLK 7
445 #define TISCI_DEV_MMCSD2_EMMCSDSS_XIN_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT2_CLK 8
447 #define TISCI_DEV_EQEP0_VBUS_CLK 0
449 #define TISCI_DEV_EQEP1_VBUS_CLK 0
451 #define TISCI_DEV_EQEP2_VBUS_CLK 0
453 #define TISCI_DEV_WKUP_ESM0_CLK 0
455 #define TISCI_DEV_ESM0_CLK 0
457 #define TISCI_DEV_FSS0_FSAS_0_GCLK 0
459 #define TISCI_DEV_FSS0_OSPI_0_OSPI_DQS_CLK 0
460 #define TISCI_DEV_FSS0_OSPI_0_OSPI_HCLK_CLK 1
461 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK 2
462 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_DQS_OUT 3
463 #define TISCI_DEV_FSS0_OSPI_0_OSPI_ICLK_CLK_PARENT_BOARD_0_OSPI0_LBCLKO_OUT 4
464 #define TISCI_DEV_FSS0_OSPI_0_OSPI_OCLK_CLK 5
465 #define TISCI_DEV_FSS0_OSPI_0_OSPI_PCLK_CLK 6
466 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK 7
467 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT1_CLK 8
468 #define TISCI_DEV_FSS0_OSPI_0_OSPI_RCLK_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT5_CLK 9
470 #define TISCI_DEV_GICSS0_VCLK_CLK 0
472 #define TISCI_DEV_GPIO0_MMR_CLK 0
474 #define TISCI_DEV_GPIO1_MMR_CLK 0
476 #define TISCI_DEV_MCU_GPIO0_MMR_CLK 0
477 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK4 1
478 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_GLUELOGIC_LFOSC0_CLKOUT 2
479 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 3
480 #define TISCI_DEV_MCU_GPIO0_MMR_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 4
482 #define TISCI_DEV_GPMC0_FUNC_CLK 0
483 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT3_CLK 1
484 #define TISCI_DEV_GPMC0_FUNC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT7_CLK 2
485 #define TISCI_DEV_GPMC0_PI_GPMC_RET_CLK 3
486 #define TISCI_DEV_GPMC0_PO_GPMC_DEV_CLK 4
487 #define TISCI_DEV_GPMC0_VBUSM_CLK 5
489 #define TISCI_DEV_WKUP_GTC0_GTC_CLK 0
490 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT5_CLK 1
491 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT6_CLK 2
492 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_BOARD_0_CP_GEMAC_CPTS0_RFT_CLK_OUT 3
493 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 5
494 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 6
495 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK2 7
496 #define TISCI_DEV_WKUP_GTC0_GTC_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 8
497 #define TISCI_DEV_WKUP_GTC0_VBUSP_CLK 9
498 #define TISCI_DEV_WKUP_GTC0_VBUSP_CLK_PARENT_HSDIV3_16FFT_MAIN_15_HSDIVOUT0_CLK 10
499 #define TISCI_DEV_WKUP_GTC0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 11
501 #define TISCI_DEV_DDPA0_DDPA_CLK 0
503 #define TISCI_DEV_DSS_DSI0_DPHY_0_RX_ESC_CLK 0
504 #define TISCI_DEV_DSS_DSI0_DPHY_0_TX_ESC_CLK 1
505 #define TISCI_DEV_DSS_DSI0_DPI_0_CLK 2
506 #define TISCI_DEV_DSS_DSI0_PLL_CTRL_CLK 3
507 #define TISCI_DEV_DSS_DSI0_PPI_0_TXBYTECLKHS_CL_CLK 4
508 #define TISCI_DEV_DSS_DSI0_SYS_CLK 5
510 #define TISCI_DEV_DSS0_DPI_0_IN_CLK 0
511 #define TISCI_DEV_DSS0_DPI_1_IN_CLK 2
512 #define TISCI_DEV_DSS0_DPI_1_IN_CLK_PARENT_HSDIV0_16FFT_MAIN_17_HSDIVOUT0_CLK 3
513 #define TISCI_DEV_DSS0_DPI_1_IN_CLK_PARENT_BOARD_0_VOUT0_EXTPCLKIN_OUT 4
514 #define TISCI_DEV_DSS0_DPI_1_OUT_CLK 5
515 #define TISCI_DEV_DSS0_DSS_FUNC_CLK 6
517 #define TISCI_DEV_DSS1_DPI_0_IN_CLK 0
518 #define TISCI_DEV_DSS1_DPI_0_IN_CLK_PARENT_MAIN_DSS1_DPI0__PLLSEL_OUT0 1
519 #define TISCI_DEV_DSS1_DPI_0_IN_CLK_PARENT_BOARD_0_VOUT0_EXTPCLKIN_OUT 2
520 #define TISCI_DEV_DSS1_DPI_0_OUT_CLK 3
521 #define TISCI_DEV_DSS1_DPI_1_IN_CLK 4
522 #define TISCI_DEV_DSS1_DPI_1_IN_CLK_PARENT_MAIN_DSS1_DPI1__PLLSEL_OUT0 5
523 #define TISCI_DEV_DSS1_DPI_1_IN_CLK_PARENT_BOARD_0_VOUT0_EXTPCLKIN_OUT 6
524 #define TISCI_DEV_DSS1_DPI_1_OUT_CLK 7
525 #define TISCI_DEV_DSS1_DSS_FUNC_CLK 8
527 #define TISCI_DEV_EPWM0_VBUSP_CLK 0
529 #define TISCI_DEV_EPWM1_VBUSP_CLK 0
531 #define TISCI_DEV_EPWM2_VBUSP_CLK 0
533 #define TISCI_DEV_LED0_VBUS_CLK 1
535 #define TISCI_DEV_PBIST0_CLK8_CLK 7
536 #define TISCI_DEV_PBIST0_TCLK_CLK 9
538 #define TISCI_DEV_PBIST1_CLK8_CLK 7
539 #define TISCI_DEV_PBIST1_TCLK_CLK 9
541 #define TISCI_DEV_WKUP_PBIST0_CLK8_CLK 7
543 #define TISCI_DEV_MCU_PBIST0_CLK8_CLK 7
545 #define TISCI_DEV_CODEC0_VPU_ACLK_CLK 0
546 #define TISCI_DEV_CODEC0_VPU_BCLK_CLK 1
547 #define TISCI_DEV_CODEC0_VPU_CCLK_CLK 2
548 #define TISCI_DEV_CODEC0_VPU_PCLK_CLK 3
550 #define TISCI_DEV_WKUP_VTM0_FIX_REF2_CLK 0
551 #define TISCI_DEV_WKUP_VTM0_FIX_REF_CLK 1
552 #define TISCI_DEV_WKUP_VTM0_VBUSP_CLK 2
553 #define TISCI_DEV_WKUP_VTM0_VBUSP_CLK_PARENT_HSDIV3_16FFT_MAIN_15_HSDIVOUT0_CLK 3
554 #define TISCI_DEV_WKUP_VTM0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 4
556 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK 1
557 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT4_CLK 2
558 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 3
559 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 4
560 #define TISCI_DEV_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 5
561 #define TISCI_DEV_MCAN0_MCANSS_HCLK_CLK 6
563 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK 1
564 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT4_CLK 2
565 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 3
566 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_BOARD_0_EXT_REFCLK1_OUT 4
567 #define TISCI_DEV_MCAN1_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 5
568 #define TISCI_DEV_MCAN1_MCANSS_HCLK_CLK 6
570 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK 1
571 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT4_CLK 2
572 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 3
573 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
574 #define TISCI_DEV_MCU_MCAN0_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT_DUP0 5
575 #define TISCI_DEV_MCU_MCAN0_MCANSS_HCLK_CLK 6
577 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK 1
578 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT4_CLK 2
579 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_BOARD_0_MCU_EXT_REFCLK0_OUT 3
580 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
581 #define TISCI_DEV_MCU_MCAN1_MCANSS_CCLK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT_DUP0 5
582 #define TISCI_DEV_MCU_MCAN1_MCANSS_HCLK_CLK 6
584 #define TISCI_DEV_MCASP0_AUX_CLK 0
585 #define TISCI_DEV_MCASP0_AUX_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 1
586 #define TISCI_DEV_MCASP0_AUX_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
587 #define TISCI_DEV_MCASP0_MCASP_ACLKR_PIN 3
588 #define TISCI_DEV_MCASP0_MCASP_ACLKR_POUT 4
589 #define TISCI_DEV_MCASP0_MCASP_ACLKX_PIN 5
590 #define TISCI_DEV_MCASP0_MCASP_ACLKX_POUT 6
591 #define TISCI_DEV_MCASP0_MCASP_AFSR_POUT 7
592 #define TISCI_DEV_MCASP0_MCASP_AFSX_POUT 8
593 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN 9
594 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 10
595 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 11
596 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 12
597 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 13
598 #define TISCI_DEV_MCASP0_MCASP_AHCLKR_POUT 26
599 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN 27
600 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 28
601 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 29
602 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 30
603 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 31
604 #define TISCI_DEV_MCASP0_MCASP_AHCLKX_POUT 44
605 #define TISCI_DEV_MCASP0_VBUSP_CLK 45
606 #define TISCI_DEV_MCASP0_MCASP_AFSR_PIN 46
607 #define TISCI_DEV_MCASP0_MCASP_AFSX_PIN 47
609 #define TISCI_DEV_MCASP1_AUX_CLK 0
610 #define TISCI_DEV_MCASP1_AUX_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 1
611 #define TISCI_DEV_MCASP1_AUX_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
612 #define TISCI_DEV_MCASP1_MCASP_ACLKR_PIN 3
613 #define TISCI_DEV_MCASP1_MCASP_ACLKR_POUT 4
614 #define TISCI_DEV_MCASP1_MCASP_ACLKX_PIN 5
615 #define TISCI_DEV_MCASP1_MCASP_ACLKX_POUT 6
616 #define TISCI_DEV_MCASP1_MCASP_AFSR_POUT 7
617 #define TISCI_DEV_MCASP1_MCASP_AFSX_POUT 8
618 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN 9
619 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 10
620 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 11
621 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 12
622 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 13
623 #define TISCI_DEV_MCASP1_MCASP_AHCLKR_POUT 26
624 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN 27
625 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 28
626 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 29
627 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 30
628 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 31
629 #define TISCI_DEV_MCASP1_MCASP_AHCLKX_POUT 44
630 #define TISCI_DEV_MCASP1_VBUSP_CLK 45
631 #define TISCI_DEV_MCASP1_MCASP_AFSR_PIN 46
632 #define TISCI_DEV_MCASP1_MCASP_AFSX_PIN 47
634 #define TISCI_DEV_MCASP2_AUX_CLK 0
635 #define TISCI_DEV_MCASP2_AUX_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 1
636 #define TISCI_DEV_MCASP2_AUX_CLK_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 2
637 #define TISCI_DEV_MCASP2_MCASP_ACLKR_PIN 3
638 #define TISCI_DEV_MCASP2_MCASP_ACLKR_POUT 4
639 #define TISCI_DEV_MCASP2_MCASP_ACLKX_PIN 5
640 #define TISCI_DEV_MCASP2_MCASP_ACLKX_POUT 6
641 #define TISCI_DEV_MCASP2_MCASP_AFSR_POUT 7
642 #define TISCI_DEV_MCASP2_MCASP_AFSX_POUT 8
643 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN 9
644 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 10
645 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 11
646 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 12
647 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 13
648 #define TISCI_DEV_MCASP2_MCASP_AHCLKR_POUT 26
649 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN 27
650 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_BOARD_0_EXT_REFCLK1_OUT 28
651 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 29
652 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK0_OUT 30
653 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_PIN_PARENT_BOARD_0_AUDIO_EXT_REFCLK1_OUT 31
654 #define TISCI_DEV_MCASP2_MCASP_AHCLKX_POUT 44
655 #define TISCI_DEV_MCASP2_VBUSP_CLK 45
656 #define TISCI_DEV_MCASP2_MCASP_AFSR_PIN 46
657 #define TISCI_DEV_MCASP2_MCASP_AFSX_PIN 47
659 #define TISCI_DEV_MCRC64_0_CLK 0
661 #define TISCI_DEV_MCU_MCRC64_0_CLK 0
663 #define TISCI_DEV_I2C0_CLK 0
664 #define TISCI_DEV_I2C0_PISCL 1
665 #define TISCI_DEV_I2C0_PISYS_CLK 2
666 #define TISCI_DEV_I2C0_PORSCL 3
668 #define TISCI_DEV_I2C1_CLK 0
669 #define TISCI_DEV_I2C1_PISCL 1
670 #define TISCI_DEV_I2C1_PISYS_CLK 2
671 #define TISCI_DEV_I2C1_PORSCL 3
673 #define TISCI_DEV_I2C2_CLK 0
674 #define TISCI_DEV_I2C2_PISCL 1
675 #define TISCI_DEV_I2C2_PISYS_CLK 2
676 #define TISCI_DEV_I2C2_PORSCL 3
678 #define TISCI_DEV_I2C3_CLK 0
679 #define TISCI_DEV_I2C3_PISCL 1
680 #define TISCI_DEV_I2C3_PISYS_CLK 2
681 #define TISCI_DEV_I2C3_PORSCL 3
683 #define TISCI_DEV_MCU_I2C0_CLK 0
684 #define TISCI_DEV_MCU_I2C0_PISCL 1
685 #define TISCI_DEV_MCU_I2C0_PISYS_CLK 2
686 #define TISCI_DEV_MCU_I2C0_PORSCL 3
688 #define TISCI_DEV_WKUP_I2C0_CLK 0
689 #define TISCI_DEV_WKUP_I2C0_CLK_PARENT_HSDIV3_16FFT_MAIN_15_HSDIVOUT0_CLK 1
690 #define TISCI_DEV_WKUP_I2C0_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
691 #define TISCI_DEV_WKUP_I2C0_PISCL 3
692 #define TISCI_DEV_WKUP_I2C0_PISYS_CLK 4
693 #define TISCI_DEV_WKUP_I2C0_PORSCL 5
695 #define TISCI_DEV_OLDI_TX_CORE0_OLDI_0_FWD_P_CLK 0
696 #define TISCI_DEV_OLDI_TX_CORE0_OLDI_PLL_CLK 5
698 #define TISCI_DEV_OLDI_TX_CORE1_OLDI_0_FWD_P_CLK 0
699 #define TISCI_DEV_OLDI_TX_CORE1_OLDI_0_FWD_P_CLK_PARENT_HSDIV0_16FFT_MAIN_16_HSDIVOUT0_CLK 1
700 #define TISCI_DEV_OLDI_TX_CORE1_OLDI_0_FWD_P_CLK_PARENT_MAIN_DSS1_DPI0_PCLK_OUT0 2
701 #define TISCI_DEV_OLDI_TX_CORE1_OLDI_PLL_CLK 7
702 #define TISCI_DEV_OLDI_TX_CORE1_OLDI_PLL_CLK_PARENT_HSDIV0_16FFT_MAIN_16_HSDIVOUT0_CLK 8
703 #define TISCI_DEV_OLDI_TX_CORE1_OLDI_PLL_CLK_PARENT_HSDIV0_16FFT_MAIN_18_HSDIVOUT0_CLK 9
705 #define TISCI_DEV_WKUP_R5FSS0_CORE0_CPU_CLK 0
706 #define TISCI_DEV_WKUP_R5FSS0_CORE0_CPU_CLK_PARENT_HSDIV3_16FFT_MAIN_15_HSDIVOUT2_CLK 1
707 #define TISCI_DEV_WKUP_R5FSS0_CORE0_CPU_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
708 #define TISCI_DEV_WKUP_R5FSS0_CORE0_INTERFACE_CLK 5
710 #define TISCI_DEV_MCU_R5FSS0_CORE0_CPU0_CLK 0
711 #define TISCI_DEV_MCU_R5FSS0_CORE0_INTERFACE0_CLK 1
713 #define TISCI_DEV_WKUP_RTCSS0_ANA_OSC32K_CLK 0
714 #define TISCI_DEV_WKUP_RTCSS0_ANA_OSC32K_CLK_PARENT_CLK_32K_RC_SEL_OUT0 1
715 #define TISCI_DEV_WKUP_RTCSS0_ANA_OSC32K_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 2
716 #define TISCI_DEV_WKUP_RTCSS0_JTAG_WRCK 4
717 #define TISCI_DEV_WKUP_RTCSS0_VCLK_CLK 6
718 #define TISCI_DEV_WKUP_RTCSS0_VCLK_CLK_PARENT_HSDIV3_16FFT_MAIN_15_HSDIVOUT0_CLK 7
719 #define TISCI_DEV_WKUP_RTCSS0_VCLK_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 8
721 #define TISCI_DEV_RTI15_RTI_CLK 0
722 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
723 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
724 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
725 #define TISCI_DEV_RTI15_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
726 #define TISCI_DEV_RTI15_VBUSP_CLK 5
728 #define TISCI_DEV_RTI0_RTI_CLK 0
729 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
730 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
731 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
732 #define TISCI_DEV_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
733 #define TISCI_DEV_RTI0_VBUSP_CLK 5
735 #define TISCI_DEV_RTI1_RTI_CLK 0
736 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
737 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
738 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
739 #define TISCI_DEV_RTI1_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
740 #define TISCI_DEV_RTI1_VBUSP_CLK 5
742 #define TISCI_DEV_RTI2_RTI_CLK 0
743 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
744 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
745 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
746 #define TISCI_DEV_RTI2_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
747 #define TISCI_DEV_RTI2_VBUSP_CLK 5
749 #define TISCI_DEV_RTI3_RTI_CLK 0
750 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
751 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
752 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
753 #define TISCI_DEV_RTI3_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
754 #define TISCI_DEV_RTI3_VBUSP_CLK 5
756 #define TISCI_DEV_MCU_RTI0_RTI_CLK 0
757 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
758 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
759 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
760 #define TISCI_DEV_MCU_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
761 #define TISCI_DEV_MCU_RTI0_VBUSP_CLK 5
763 #define TISCI_DEV_WKUP_RTI0_RTI_CLK 0
764 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 1
765 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_CLK_32K_RC_SEL_OUT0 2
766 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 3
767 #define TISCI_DEV_WKUP_RTI0_RTI_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 4
768 #define TISCI_DEV_WKUP_RTI0_VBUSP_CLK 5
769 #define TISCI_DEV_WKUP_RTI0_VBUSP_CLK_PARENT_HSDIV3_16FFT_MAIN_15_HSDIVOUT0_CLK 6
770 #define TISCI_DEV_WKUP_RTI0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 7
772 #define TISCI_DEV_WKUP_DEEPSLEEP_SOURCES0_CLK_12M_RC_CLK 0
774 #define TISCI_DEV_A53SS0_CORE_0_A53_CORE0_ARM_CLK_CLK 0
776 #define TISCI_DEV_A53SS0_CORE_1_A53_CORE1_ARM_CLK_CLK 0
778 #define TISCI_DEV_A53SS0_CORE_2_A53_CORE2_ARM_CLK_CLK 0
780 #define TISCI_DEV_A53SS0_CORE_3_A53_CORE3_ARM_CLK_CLK 0
782 #define TISCI_DEV_A53SS0_A53_DIVH_CLK4_OBSCLK_OUT_CLK 2
783 #define TISCI_DEV_A53SS0_COREPAC_ARM_CLK_CLK 3
784 #define TISCI_DEV_A53SS0_PLL_CTRL_CLK 5
786 #define TISCI_DEV_DEBUGSS0_CFG_CLK 0
787 #define TISCI_DEV_DEBUGSS0_DBG_CLK 1
788 #define TISCI_DEV_DEBUGSS0_SYS_CLK 2
790 #define TISCI_DEV_MCU_MCU_16FF0_PLL_CTRL_MCU_CLK24_CLK 3
792 #define TISCI_DEV_WKUP_PSC0_CLK 0
793 #define TISCI_DEV_WKUP_PSC0_SLOW_CLK 1
795 #define TISCI_DEV_A53_RS_BW_LIMITER0_CLK_CLK 0
797 #define TISCI_DEV_A53_WS_BW_LIMITER1_CLK_CLK 0
799 #define TISCI_DEV_DDR32SS0_DDR_PLL_DIVH_CLK4_OBSCLK_OUT_CLK 0
800 #define TISCI_DEV_DDR32SS0_DDRSS_DDR_PLL_CLK 1
801 #define TISCI_DEV_DDR32SS0_DDRSS_TCK 2
802 #define TISCI_DEV_DDR32SS0_PLL_CTRL_CLK 3
804 #define TISCI_DEV_GPU0_GPU_DCC_CLK 2
805 #define TISCI_DEV_GPU0_GPU_PLL_CLK 3
806 #define TISCI_DEV_GPU0_PLL_CTRL_CLK 4
808 #define TISCI_DEV_GPU_RS_BW_LIMITER9_CLK_CLK 0
810 #define TISCI_DEV_GPU_WS_BW_LIMITER10_CLK_CLK 0
812 #define TISCI_DEV_PSC0_FW_0_CLK 0
814 #define TISCI_DEV_PSC0_CLK 0
815 #define TISCI_DEV_PSC0_SLOW_CLK 1
817 #define TISCI_DEV_PBIST3_CLK8_CLK 2
818 #define TISCI_DEV_PBIST3_TCLK_CLK 4
820 #define TISCI_DEV_CODEC_RS_BW_LIMITER2_CLK_CLK 0
822 #define TISCI_DEV_CODEC_WS_BW_LIMITER3_CLK_CLK 0
824 #define TISCI_DEV_HSM0_DAP_CLK 0
826 #define TISCI_DEV_MCSPI0_CLKSPIREF_CLK 0
827 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK 1
828 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI0_CLK_OUT 2
829 #define TISCI_DEV_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MAIN_0_IO_CLKSPIO_CLK 3
830 #define TISCI_DEV_MCSPI0_IO_CLKSPIO_CLK 4
831 #define TISCI_DEV_MCSPI0_VBUSP_CLK 5
833 #define TISCI_DEV_MCSPI1_CLKSPIREF_CLK 0
834 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK 1
835 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI1_CLK_OUT 2
836 #define TISCI_DEV_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MAIN_1_IO_CLKSPIO_CLK 3
837 #define TISCI_DEV_MCSPI1_IO_CLKSPIO_CLK 4
838 #define TISCI_DEV_MCSPI1_VBUSP_CLK 5
840 #define TISCI_DEV_MCSPI2_CLKSPIREF_CLK 0
841 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK 1
842 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_BOARD_0_SPI2_CLK_OUT 2
843 #define TISCI_DEV_MCSPI2_IO_CLKSPII_CLK_PARENT_SPI_MAIN_2_IO_CLKSPIO_CLK 3
844 #define TISCI_DEV_MCSPI2_IO_CLKSPIO_CLK 4
845 #define TISCI_DEV_MCSPI2_VBUSP_CLK 5
847 #define TISCI_DEV_MCU_MCSPI0_CLKSPIREF_CLK 0
848 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK 1
849 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI0_CLK_OUT 2
850 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPII_CLK_PARENT_SPI_MCU_0_IO_CLKSPIO_CLK 3
851 #define TISCI_DEV_MCU_MCSPI0_IO_CLKSPIO_CLK 4
852 #define TISCI_DEV_MCU_MCSPI0_VBUSP_CLK 5
854 #define TISCI_DEV_MCU_MCSPI1_CLKSPIREF_CLK 0
855 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK 1
856 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_BOARD_0_MCU_SPI1_CLK_OUT 2
857 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPII_CLK_PARENT_SPI_MCU_1_IO_CLKSPIO_CLK 3
858 #define TISCI_DEV_MCU_MCSPI1_IO_CLKSPIO_CLK 4
859 #define TISCI_DEV_MCU_MCSPI1_VBUSP_CLK 5
861 #define TISCI_DEV_SPINLOCK0_VCLK_CLK 0
863 #define TISCI_DEV_UART0_FCLK_CLK 0
864 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT0 1
865 #define TISCI_DEV_UART0_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
866 #define TISCI_DEV_UART0_VBUSP_CLK 5
868 #define TISCI_DEV_UART1_FCLK_CLK 0
869 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT1 1
870 #define TISCI_DEV_UART1_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
871 #define TISCI_DEV_UART1_VBUSP_CLK 5
873 #define TISCI_DEV_UART2_FCLK_CLK 0
874 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT2 1
875 #define TISCI_DEV_UART2_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
876 #define TISCI_DEV_UART2_VBUSP_CLK 5
878 #define TISCI_DEV_UART3_FCLK_CLK 0
879 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT3 1
880 #define TISCI_DEV_UART3_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
881 #define TISCI_DEV_UART3_VBUSP_CLK 5
883 #define TISCI_DEV_UART4_FCLK_CLK 0
884 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT4 1
885 #define TISCI_DEV_UART4_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
886 #define TISCI_DEV_UART4_VBUSP_CLK 5
888 #define TISCI_DEV_UART5_FCLK_CLK 0
889 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT5 1
890 #define TISCI_DEV_UART5_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
891 #define TISCI_DEV_UART5_VBUSP_CLK 5
893 #define TISCI_DEV_UART6_FCLK_CLK 0
894 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_USART_PROGRAMMABLE_CLOCK_DIVIDER_OUT6 1
895 #define TISCI_DEV_UART6_FCLK_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT1_CLK 2
896 #define TISCI_DEV_UART6_VBUSP_CLK 5
898 #define TISCI_DEV_MCU_UART0_FCLK_CLK 0
899 #define TISCI_DEV_MCU_UART0_VBUSP_CLK 3
901 #define TISCI_DEV_WKUP_UART0_FCLK_CLK 0
902 #define TISCI_DEV_WKUP_UART0_VBUSP_CLK 3
903 #define TISCI_DEV_WKUP_UART0_VBUSP_CLK_PARENT_HSDIV3_16FFT_MAIN_15_HSDIVOUT0_CLK 4
904 #define TISCI_DEV_WKUP_UART0_VBUSP_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 5
906 #define TISCI_DEV_USB0_BUS_CLK 0
907 #define TISCI_DEV_USB0_CFG_CLK 1
908 #define TISCI_DEV_USB0_USB2_APB_PCLK_CLK 2
909 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK 3
910 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
911 #define TISCI_DEV_USB0_USB2_REFCLOCK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT8_CLK 5
912 #define TISCI_DEV_USB0_USB2_TAP_TCK 10
914 #define TISCI_DEV_USB1_BUS_CLK 0
915 #define TISCI_DEV_USB1_CFG_CLK 1
916 #define TISCI_DEV_USB1_USB2_APB_PCLK_CLK 2
917 #define TISCI_DEV_USB1_USB2_REFCLOCK_CLK 3
918 #define TISCI_DEV_USB1_USB2_REFCLOCK_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 4
919 #define TISCI_DEV_USB1_USB2_REFCLOCK_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT8_CLK 5
920 #define TISCI_DEV_USB1_USB2_TAP_TCK 10
922 #define TISCI_DEV_DPHY_TX0_CLK 0
923 #define TISCI_DEV_DPHY_TX0_DPHY_REF_CLK 1
924 #define TISCI_DEV_DPHY_TX0_DPHY_REF_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 2
925 #define TISCI_DEV_DPHY_TX0_DPHY_REF_CLK_PARENT_POSTDIV4_16FF_MAIN_0_HSDIVOUT9_CLK 3
926 #define TISCI_DEV_DPHY_TX0_IP1_PPI_M_RXCLKESC_CLK 4
927 #define TISCI_DEV_DPHY_TX0_IP1_PPI_M_TXCLKESC_CLK 5
928 #define TISCI_DEV_DPHY_TX0_IP1_PPI_TXBYTECLKHS_CL_CLK 6
929 #define TISCI_DEV_DPHY_TX0_IP2_PPI_M_TXCLKESC_CLK 8
930 #define TISCI_DEV_DPHY_TX0_IP3_PPI_M_TXCLKESC_CLK 11
931 #define TISCI_DEV_DPHY_TX0_IP4_PPI_M_TXCLKESC_CLK 14
932 #define TISCI_DEV_DPHY_TX0_PSM_CLK 16
933 #define TISCI_DEV_DPHY_TX0_TAP_TCK 20
935 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN 0
936 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKR_POUT 1
937 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKR_POUT 2
938 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKR_POUT 3
939 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKX_POUT 6
940 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKX_POUT 7
941 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKX_POUT 8
942 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 15
943 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 16
944 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK0_OUT 17
945 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN 18
946 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKR_POUT 19
947 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKR_POUT 20
948 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKR_POUT 21
949 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_0_MCASP_AHCLKX_POUT 24
950 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_1_MCASP_AHCLKX_POUT 25
951 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_MCASP_MAIN_2_MCASP_AHCLKX_POUT 26
952 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_POSTDIV1_16FFT_MAIN_1_HSDIVOUT6_CLK 33
953 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_IN_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT8_CLK 34
954 #define TISCI_DEV_BOARD0_AUDIO_EXT_REFCLK1_OUT 35
955 #define TISCI_DEV_BOARD0_CLKOUT0_IN 36
956 #define TISCI_DEV_BOARD0_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT1_CLK5 37
957 #define TISCI_DEV_BOARD0_CLKOUT0_IN_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT1_CLK10 38
958 #define TISCI_DEV_BOARD0_CP_GEMAC_CPTS0_RFT_CLK_OUT 39
959 #define TISCI_DEV_BOARD0_DDR0_CK0_IN 40
960 #define TISCI_DEV_BOARD0_EXT_REFCLK1_OUT 49
961 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_IN 50
962 #define TISCI_DEV_BOARD0_GPMC0_CLKLB_OUT 51
963 #define TISCI_DEV_BOARD0_GPMC0_CLK_IN 52
964 #define TISCI_DEV_BOARD0_GPMC0_FCLK_MUX_IN 53
965 #define TISCI_DEV_BOARD0_I2C0_SCL_IN 54
966 #define TISCI_DEV_BOARD0_I2C0_SCL_OUT 55
967 #define TISCI_DEV_BOARD0_I2C1_SCL_IN 56
968 #define TISCI_DEV_BOARD0_I2C1_SCL_OUT 57
969 #define TISCI_DEV_BOARD0_I2C2_SCL_IN 58
970 #define TISCI_DEV_BOARD0_I2C2_SCL_OUT 59
971 #define TISCI_DEV_BOARD0_I2C3_SCL_IN 60
972 #define TISCI_DEV_BOARD0_I2C3_SCL_OUT 61
973 #define TISCI_DEV_BOARD0_MCASP0_ACLKR_IN 63
974 #define TISCI_DEV_BOARD0_MCASP0_ACLKR_OUT 64
975 #define TISCI_DEV_BOARD0_MCASP0_ACLKX_IN 65
976 #define TISCI_DEV_BOARD0_MCASP0_ACLKX_OUT 66
977 #define TISCI_DEV_BOARD0_MCASP0_AFSR_IN 67
978 #define TISCI_DEV_BOARD0_MCASP0_AFSX_IN 68
979 #define TISCI_DEV_BOARD0_MCASP1_ACLKR_IN 69
980 #define TISCI_DEV_BOARD0_MCASP1_ACLKR_OUT 70
981 #define TISCI_DEV_BOARD0_MCASP1_ACLKX_IN 71
982 #define TISCI_DEV_BOARD0_MCASP1_ACLKX_OUT 72
983 #define TISCI_DEV_BOARD0_MCASP1_AFSR_IN 73
984 #define TISCI_DEV_BOARD0_MCASP1_AFSX_IN 74
985 #define TISCI_DEV_BOARD0_MCASP2_ACLKR_IN 75
986 #define TISCI_DEV_BOARD0_MCASP2_ACLKR_OUT 76
987 #define TISCI_DEV_BOARD0_MCASP2_ACLKX_IN 77
988 #define TISCI_DEV_BOARD0_MCASP2_ACLKX_OUT 78
989 #define TISCI_DEV_BOARD0_MCASP2_AFSR_IN 79
990 #define TISCI_DEV_BOARD0_MCASP2_AFSX_IN 80
991 #define TISCI_DEV_BOARD0_MCU_EXT_REFCLK0_OUT 81
992 #define TISCI_DEV_BOARD0_MCU_I2C0_SCL_OUT 83
993 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN 84
994 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_MCU_OBSCLK_DIV_OUT0 85
995 #define TISCI_DEV_BOARD0_MCU_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 86
996 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_IN 87
997 #define TISCI_DEV_BOARD0_MCU_SPI0_CLK_OUT 88
998 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_IN 89
999 #define TISCI_DEV_BOARD0_MCU_SPI1_CLK_OUT 90
1000 #define TISCI_DEV_BOARD0_MCU_SYSCLKOUT0_IN 91
1001 #define TISCI_DEV_BOARD0_MCU_TIMER_IO0_IN 92
1002 #define TISCI_DEV_BOARD0_MCU_TIMER_IO1_IN 93
1003 #define TISCI_DEV_BOARD0_MCU_TIMER_IO2_IN 94
1004 #define TISCI_DEV_BOARD0_MCU_TIMER_IO3_IN 95
1005 #define TISCI_DEV_BOARD0_MDIO0_MDC_IN 96
1006 #define TISCI_DEV_BOARD0_MMC1_CLKLB_IN 101
1007 #define TISCI_DEV_BOARD0_MMC1_CLKLB_OUT 102
1008 #define TISCI_DEV_BOARD0_MMC1_CLK_IN 103
1009 #define TISCI_DEV_BOARD0_MMC1_CLK_OUT 104
1010 #define TISCI_DEV_BOARD0_MMC2_CLKLB_IN 105
1011 #define TISCI_DEV_BOARD0_MMC2_CLKLB_OUT 106
1012 #define TISCI_DEV_BOARD0_MMC2_CLK_IN 107
1013 #define TISCI_DEV_BOARD0_MMC2_CLK_OUT 108
1014 #define TISCI_DEV_BOARD0_OBSCLK0_IN 109
1015 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_MAIN_OBSCLK_DIV_OUT0 110
1016 #define TISCI_DEV_BOARD0_OBSCLK0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 111
1017 #define TISCI_DEV_BOARD0_OBSCLK1_IN 142
1018 #define TISCI_DEV_BOARD0_OSPI0_CLK_IN 143
1019 #define TISCI_DEV_BOARD0_OSPI0_DQS_OUT 144
1020 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_IN 145
1021 #define TISCI_DEV_BOARD0_OSPI0_LBCLKO_OUT 146
1022 #define TISCI_DEV_BOARD0_RGMII1_RXC_OUT 147
1023 #define TISCI_DEV_BOARD0_RGMII2_RXC_OUT 150
1024 #define TISCI_DEV_BOARD0_RMII1_REF_CLK_OUT 153
1025 #define TISCI_DEV_BOARD0_RMII2_REF_CLK_OUT 154
1026 #define TISCI_DEV_BOARD0_SPI0_CLK_IN 155
1027 #define TISCI_DEV_BOARD0_SPI0_CLK_OUT 156
1028 #define TISCI_DEV_BOARD0_SPI1_CLK_IN 157
1029 #define TISCI_DEV_BOARD0_SPI1_CLK_OUT 158
1030 #define TISCI_DEV_BOARD0_SPI2_CLK_IN 159
1031 #define TISCI_DEV_BOARD0_SPI2_CLK_OUT 160
1032 #define TISCI_DEV_BOARD0_SYSCLKOUT0_IN 161
1033 #define TISCI_DEV_BOARD0_TCK_OUT 162
1034 #define TISCI_DEV_BOARD0_TIMER_IO0_IN 163
1035 #define TISCI_DEV_BOARD0_TIMER_IO1_IN 164
1036 #define TISCI_DEV_BOARD0_TIMER_IO2_IN 165
1037 #define TISCI_DEV_BOARD0_TIMER_IO3_IN 166
1038 #define TISCI_DEV_BOARD0_TIMER_IO4_IN 167
1039 #define TISCI_DEV_BOARD0_TIMER_IO5_IN 168
1040 #define TISCI_DEV_BOARD0_TIMER_IO6_IN 169
1041 #define TISCI_DEV_BOARD0_TIMER_IO7_IN 170
1042 #define TISCI_DEV_BOARD0_TRC_CLK_IN 171
1043 #define TISCI_DEV_BOARD0_VOUT0_EXTPCLKIN_OUT 172
1044 #define TISCI_DEV_BOARD0_VOUT0_PCLK_IN 173
1045 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN 174
1046 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_WKUP_CLKOUT_SEL_OUT0 175
1047 #define TISCI_DEV_BOARD0_WKUP_CLKOUT0_IN_PARENT_GLUELOGIC_HFOSC0_CLKOUT 176
1048 #define TISCI_DEV_BOARD0_WKUP_I2C0_SCL_OUT 178
1049 #define TISCI_DEV_BOARD0_MCASP0_AFSR_OUT 179
1050 #define TISCI_DEV_BOARD0_MCASP0_AFSX_OUT 180
1051 #define TISCI_DEV_BOARD0_MCASP1_AFSR_OUT 181
1052 #define TISCI_DEV_BOARD0_MCASP1_AFSX_OUT 182
1053 #define TISCI_DEV_BOARD0_MCASP2_AFSR_OUT 183
1054 #define TISCI_DEV_BOARD0_MCASP2_AFSX_OUT 184
1055 #define TISCI_DEV_BOARD0_CSI0_RXCLKN_OUT 185
1056 #define TISCI_DEV_BOARD0_CSI0_RXCLKP_OUT 186
1058 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK 0
1059 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 1
1060 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT8 2
1061 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3_DUP0 3
1062 #define TISCI_DEV_CLK_32K_RC_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_LFOSC0_CLKOUT 4
1064 #define TISCI_DEV_WKUP_CLKOUT_SEL_DEV_VD_CLK 0
1065 #define TISCI_DEV_WKUP_CLKOUT_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_LFOSC0_CLKOUT 1
1066 #define TISCI_DEV_WKUP_CLKOUT_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT2_CLK 2
1067 #define TISCI_DEV_WKUP_CLKOUT_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT2_CLK 3
1068 #define TISCI_DEV_WKUP_CLKOUT_SEL_DEV_VD_CLK_PARENT_POSTDIV4_16FF_MAIN_2_HSDIVOUT9_CLK 4
1069 #define TISCI_DEV_WKUP_CLKOUT_SEL_DEV_VD_CLK_PARENT_CLK_32K_RC_SEL_OUT0 5
1070 #define TISCI_DEV_WKUP_CLKOUT_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 6
1071 #define TISCI_DEV_WKUP_CLKOUT_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 7
1073 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK 0
1074 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 1
1075 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 2
1076 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT4_CLK 3
1077 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK_DUP0 4
1078 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 5
1079 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 6
1080 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT8 7
1081 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MCU_0_CHIP_DIV1_CLK_CLK 8
1082 #define TISCI_DEV_MCU_OBSCLK_MUX_SEL_DEV_VD_CLK_PARENT_CLK_32K_RC_SEL_OUT0 9
1084 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK 0
1085 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK 1
1086 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MAIN_1_HSDIVOUT0_CLK 2
1087 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF0 3
1088 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_CPSW_3GUSS_AM67_MAIN_0_CPTS_GENF1 4
1089 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MCU_0_HSDIVOUT0_CLK 5
1090 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV3_16FFT_MAIN_15_HSDIVOUT0_CLK 6
1091 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV0_16FFT_MAIN_16_HSDIVOUT0_CLK8 7
1092 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV0_16FFT_MAIN_17_HSDIVOUT0_CLK 8
1093 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_SAM62_PLL_CTRL_WRAP_MAIN_0_CHIP_DIV1_CLK_CLK 9
1094 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_CLK_32K_RC_SEL_OUT0 10
1095 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV2_16FFT_MAIN_5_HSDIVOUT0_CLK2 11
1096 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MAIN_2_HSDIVOUT0_CLK 12
1097 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_SAM67_GPU_BXS464_WRAP_MAIN_0_GPU_DCC_CLK4 13
1098 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV0_16FFT_MAIN_18_HSDIVOUT0_CLK2 14
1099 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_SAM62A_A53_512KB_WRAP_MAIN_0_ARM_COREPACK_0_A53_DIVH_CLK4_OBSCLK_OUT_CLK 15
1100 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_SAM67_DDR_WRAP_MAIN_0_DDR_PLL_DIVH_CLK4_OBSCLK_OUT_CLK 16
1101 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_RCOSC_CLKOUT 17
1102 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT8 18
1103 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_HSDIV4_16FFT_MAIN_0_HSDIVOUT0_CLK_DUP0 19
1104 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_HFOSC0_CLKOUT 20
1105 #define TISCI_DEV_OBSCLK0_MUX_SEL_DEV_VD_CLK_PARENT_GLUELOGIC_RCOSC_CLK_1P0V_97P65K3 21
1107 #define TISCI_DEV_DSS1_DPI1_PLLSEL_DEV_VD_CLK 0
1108 #define TISCI_DEV_DSS1_DPI1_PLLSEL_DEV_VD_CLK_PARENT_HSDIV0_16FFT_MAIN_18_HSDIVOUT0_CLK 1
1109 #define TISCI_DEV_DSS1_DPI1_PLLSEL_DEV_VD_CLK_PARENT_HSDIV0_16FFT_MAIN_17_HSDIVOUT0_CLK 2
1111 #define TISCI_DEV_DSS1_DPI0_PLLSEL_DEV_VD_CLK 0
1112 #define TISCI_DEV_DSS1_DPI0_PLLSEL_DEV_VD_CLK_PARENT_HSDIV0_16FFT_MAIN_18_HSDIVOUT0_CLK 1
1113 #define TISCI_DEV_DSS1_DPI0_PLLSEL_DEV_VD_CLK_PARENT_HSDIV0_16FFT_MAIN_17_HSDIVOUT0_CLK 2
1115 #define TISCI_DEV_DPI0_OUT_SEL_DEV_VD_CLK 0
1116 #define TISCI_DEV_DPI0_OUT_SEL_DEV_VD_CLK_PARENT_K3_DSS_UL_MAIN_0_DPI_1_OUT_CLK 1
1117 #define TISCI_DEV_DPI0_OUT_SEL_DEV_VD_CLK_PARENT_K3_DSS_UL_MAIN_1_DPI_0_OUT_CLK 2
1118 #define TISCI_DEV_DPI0_OUT_SEL_DEV_VD_CLK_PARENT_K3_DSS_UL_MAIN_1_DPI_1_OUT_CLK 3