PDK API Guide for J721E
IPC SoC Config

Introduction

This is IPC documentation specific to J7 SoC

Files

file  V1/ipc_soc.h
 IPC Low Level Driver J7 SOC specific file.
 

Macros

#define IPC_VRING_BUFFER_SIZE   (0x1C00000U)
 VRing Buffer Size required for all core combinations. More...
 
#define SUPPORT_C66X_BIT0
 
#define IPC_MPU1_0   (0U)
 Core definitions. More...
 
#define IPC_MCU1_0   (1U)
 
#define IPC_MCU1_1   (2U)
 
#define IPC_MCU2_0   (3U)
 
#define IPC_MCU2_1   (4U)
 
#define IPC_MAILBOX_CLUSTER_CNT   (12U)
 
#define IPC_MAILBOX_USER_CNT   (4U)
 
#define MAIN_NAVSS_MAILBOX_INPUTINTR_MAX   (440U)
 
#define MAIN_NAVSS_MAILBOX_OUTPUTINTR_MAX   (512U)
 
#define IPC_MCU_NAVSS0_INTR0_CFG_BASE   (CSL_NAVSS_MAIN_INTR_ROUTER_CFG_REGS_0_BASE)
 
#define IPC_C66X_RAT_BASE   (0x07ff0030U)
 
#define IPC_C66X_INTR_VA_BASE   (0x18000000U)
 
#define IPC_C66X_1_INTR_PA_BASE   (CSL_C66SS0_INTROUTER0_INTR_ROUTER_CFG_BASE)
 
#define IPC_C66X_2_INTR_PA_BASE   (CSL_C66SS1_INTROUTER0_INTR_ROUTER_CFG_BASE)
 
#define C66X1_MBINTR_INPUT_BASE   (74U)
 
#define C66X1_MBINTR_OFFSET   (84U)
 
#define C66X1_MBINTR_OUTPUT_BASE   (96U)
 
#define C66X2_MBINTR_INPUT_BASE   (74U)
 
#define C66X2_MBINTR_OUTPUT_BASE   (96U)
 
#define C66X2_MBINTR_OFFSET   (84U)
 
#define C7X_CLEC_BASE_ADDR   (CSL_COMPUTE_CLUSTER0_CLEC_REGS_BASE)
 
#define C7X_CLEC_OFFSET   (1024U - 32U)
 
#define IPC_C7X_MBINTR_OFFSET   (59U)
 

Macro Definition Documentation

◆ IPC_VRING_BUFFER_SIZE

#define IPC_VRING_BUFFER_SIZE   (0x1C00000U)

VRing Buffer Size required for all core combinations.

◆ SUPPORT_C66X_BIT0

#define SUPPORT_C66X_BIT0

◆ IPC_MPU1_0

#define IPC_MPU1_0   (0U)

Core definitions.

ARM A72 - VM0

◆ IPC_MCU1_0

#define IPC_MCU1_0   (1U)

ARM MCU R5F - core0

◆ IPC_MCU1_1

#define IPC_MCU1_1   (2U)

ARM MCU R5F - core1

◆ IPC_MCU2_0

#define IPC_MCU2_0   (3U)

ARM Main R5F - core0

◆ IPC_MCU2_1

#define IPC_MCU2_1   (4U)

ARM Main R5F - core1

◆ IPC_MAILBOX_CLUSTER_CNT

#define IPC_MAILBOX_CLUSTER_CNT   (12U)

◆ IPC_MAILBOX_USER_CNT

#define IPC_MAILBOX_USER_CNT   (4U)

◆ MAIN_NAVSS_MAILBOX_INPUTINTR_MAX

#define MAIN_NAVSS_MAILBOX_INPUTINTR_MAX   (440U)

◆ MAIN_NAVSS_MAILBOX_OUTPUTINTR_MAX

#define MAIN_NAVSS_MAILBOX_OUTPUTINTR_MAX   (512U)

◆ IPC_MCU_NAVSS0_INTR0_CFG_BASE

#define IPC_MCU_NAVSS0_INTR0_CFG_BASE   (CSL_NAVSS_MAIN_INTR_ROUTER_CFG_REGS_0_BASE)

◆ IPC_C66X_RAT_BASE

#define IPC_C66X_RAT_BASE   (0x07ff0030U)

◆ IPC_C66X_INTR_VA_BASE

#define IPC_C66X_INTR_VA_BASE   (0x18000000U)

◆ IPC_C66X_1_INTR_PA_BASE

#define IPC_C66X_1_INTR_PA_BASE   (CSL_C66SS0_INTROUTER0_INTR_ROUTER_CFG_BASE)

◆ IPC_C66X_2_INTR_PA_BASE

#define IPC_C66X_2_INTR_PA_BASE   (CSL_C66SS1_INTROUTER0_INTR_ROUTER_CFG_BASE)

◆ C66X1_MBINTR_INPUT_BASE

#define C66X1_MBINTR_INPUT_BASE   (74U)

◆ C66X1_MBINTR_OFFSET

#define C66X1_MBINTR_OFFSET   (84U)

◆ C66X1_MBINTR_OUTPUT_BASE

#define C66X1_MBINTR_OUTPUT_BASE   (96U)

◆ C66X2_MBINTR_INPUT_BASE

#define C66X2_MBINTR_INPUT_BASE   (74U)

◆ C66X2_MBINTR_OUTPUT_BASE

#define C66X2_MBINTR_OUTPUT_BASE   (96U)

◆ C66X2_MBINTR_OFFSET

#define C66X2_MBINTR_OFFSET   (84U)

◆ C7X_CLEC_BASE_ADDR

#define C7X_CLEC_BASE_ADDR   (CSL_COMPUTE_CLUSTER0_CLEC_REGS_BASE)

◆ C7X_CLEC_OFFSET

#define C7X_CLEC_OFFSET   (1024U - 32U)

◆ IPC_C7X_MBINTR_OFFSET

#define IPC_C7X_MBINTR_OFFSET   (59U)