SDL API Guide for J7200
sdl_ip_ecc.h
Go to the documentation of this file.
1 
40 #ifndef SDL_ECC_AGGR_H
41 #define SDL_ECC_AGGR_H
42 
43 #ifdef __cplusplus
44 extern "C" {
45 #endif
46 
47 #include <stdint.h>
48 #include <stdbool.h>
49 #include <src/ip/sdlr_ecc.h>
50 
106 typedef uint32_t SDL_Ecc_AggrIntrSrc;
108 #define SDL_ECC_AGGR_INTR_SRC_NONE ((uint32_t) 0U)
109 
110 #define SDL_ECC_AGGR_INTR_SRC_SINGLE_BIT ((uint32_t) 1U)
111 
112 #define SDL_ECC_AGGR_INTR_SRC_DOUBLE_BIT ((uint32_t) 2U)
113 
114 #define SDL_ECC_ADDR_ERROR_TYPE_SUCCESSIVE_SINGLE_BITS ((uint32_t) 3U)
115 
116 #define SDL_ECC_AGGR_INTR_SRC_INVALID ((uint32_t) 4U)
117 
123 #define SDL_ECC_AGGR_SELECT_ERR_CTRL1 (0U)
124 
125 #define SDL_ECC_AGGR_SELECT_ERR_CTRL2 (1U)
126 
127 #define SDL_ECC_AGGR_MAX_NUM_RAM_ERR_CTRL (2U)
128 
135 #define SDL_ECC_AGGR_SELECT_ERR_STAT1 (0U)
136 
137 #define SDL_ECC_AGGR_SELECT_ERR_STAT2 (1U)
138 
139 #define SDL_ECC_AGGR_SELECT_ERR_STAT3 (2U)
140 
141 #define SDL_ECC_AGGR_MAX_NUM_RAM_ERR_STAT (3U)
142 
149 #define SDL_ECC_AGGR_NUM_ENABLE_REGISTERS (8U)
150 
151 
157 typedef uint8_t SDL_ecc_aggrValid;
158 #define SDL_ECC_AGGR_VALID_TIMEOUT_ERR (1U)
159 
160 #define SDL_ECC_AGGR_VALID_PARITY_ERR (2U)
161 
169 typedef uint32_t SDL_Ecc_injectPattern;
171 #define SDL_ECC_AGGR_INJECT_PATTERN_ZERO ((uint32_t) 0U)
172 
173 #define SDL_ECC_AGGR_INJECT_PATTERN_F ((uint32_t) 1U)
174 
175 #define SDL_ECC_AGGR_INJECT_PATTERN_A ((uint32_t) 2U)
176 
177 #define SDL_ECC_AGGR_INJECT_PATTERN_5 ((uint32_t) 3U)
178  /* Max Inject pattern */
179 #define SDL_ECC_EGGR_INJECT_PATTERN_MAX (SDL_ECC_AGGR_INJECT_PATTERN_A)
180 
189 #define SDL_ECC_AGGR_ERROR_SUBTYPE_NORMAL ((uint32_t) 0U)
190 
191 #define SDL_ECC_AGGR_ERROR_SUBTYPE_INJECT ((uint32_t) 1U)
192 
208 typedef struct
209 {
213  uint32_t eccRow;
215  uint32_t eccBit1;
217  uint32_t eccBit2;
221  bool bNextRow;
223 
231 typedef struct
232 {
244  uint32_t eccRow;
246  uint32_t eccBit1;
252 
260 typedef struct
261 {
269  uint32_t eccGroup;
271  uint32_t eccBit1;
273  uint32_t eccBit2;
275  bool bNextBit;
277  uint32_t eccPattern;
278 
280 
281 
289 typedef struct
290 {
292  uint32_t eccGroup;
294  uint32_t eccBit1;
304 
311 typedef struct {
319 
326 typedef struct {
332  uint32_t timeOutCnt;
334  uint32_t parityCnt;
338 
339 
340 
348 typedef struct {
350  uint32_t REV;
352  uint32_t ECC_CTRL;
354  uint32_t ECC_ERR_CTRL1;
356  uint32_t ECC_ERR_CTRL2;
358  uint32_t ECC_SEC_ENABLE_SET_REG[SDL_ECC_AGGR_NUM_ENABLE_REGISTERS];
360  uint32_t ECC_SEC_ENABLE_CLR_REG[SDL_ECC_AGGR_NUM_ENABLE_REGISTERS];
362  uint32_t ECC_DED_ENABLE_SET_REG[SDL_ECC_AGGR_NUM_ENABLE_REGISTERS];
364  uint32_t ECC_DED_ENABLE_CLR_REG[SDL_ECC_AGGR_NUM_ENABLE_REGISTERS];
366 
401 int32_t SDL_ecc_aggrGetRevision(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t *pRev);
402 
426 int32_t SDL_ecc_aggrGetNumRams(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t *pNumRams);
427 
455 int32_t SDL_ecc_aggrReadEccRamReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t regOffset, uint32_t *pRegVal);
456 
482 int32_t SDL_ecc_aggrReadEccRamWrapRevReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t *pRegVal);
483 
510 int32_t SDL_ecc_aggrReadEccRamCtrlReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t *pRegVal);
511 
532 int32_t SDL_ecc_aggrReadEccRamErrCtrlReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t instSelect, uint32_t *pRegVal);
533 
554 int32_t SDL_ecc_aggrReadEccRamErrStatReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t instSelect, uint32_t *pRegVal);
555 
581 int32_t SDL_ecc_aggrWriteEccRamReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t regOffset, uint32_t val);
582 
606 int32_t SDL_ecc_aggrWriteEccRamCtrlReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t val);
607 
633 int32_t SDL_ecc_aggrWriteEccRamErrCtrlReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t instSelect, uint32_t val);
634 
659 int32_t SDL_ecc_aggrWriteEccRamErrStatReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t instSelect, uint32_t val);
660 
686 int32_t SDL_ecc_aggrConfigEccRam(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, bool bEnable, bool bEccCheck, bool bEnableRMW);
687 
714 int32_t SDL_ecc_aggrVerifyConfigEccRam(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, bool bEnable, bool bEccCheck, bool bEnableRMW);
715 
740 int32_t SDL_ecc_aggrGetEccRamErrorStatus(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrEccRamErrorStatusInfo *pEccErrorStatus);
741 
766 int32_t SDL_ecc_aggrForceEccRamError(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, const SDL_Ecc_AggrErrorInfo *pEccForceError);
767 
795 int32_t SDL_ecc_aggrReadEDCInterconnectReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t regOffset, uint32_t *pRegVal );
796 
797 
823 int32_t SDL_ecc_aggrWriteEDCInterconnectReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t regOffset, uint32_t val);
824 
848 int32_t SDL_ecc_aggrConfigEDCInterconnect(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, bool bEccCheck);
849 
874 int32_t SDL_ecc_aggrVerifyConfigEDCInterconnect(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, bool bEccCheck);
875 
901  uint32_t ramId,
903 
930  uint32_t ramId,
931  const SDL_Ecc_AggrEDCInterconnectErrorInfo *pEccForceError);
932 
957 int32_t SDL_ecc_aggrAckIntr(SDL_ecc_aggrRegs *pEccAggrRegs, SDL_Ecc_AggrIntrSrc intrSrc);
958 
989 int32_t SDL_ecc_aggrIsEccRamIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, bool *pIsPend);
990 
1016 int32_t SDL_ecc_aggrSetEccRamIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc);
1017 
1045 int32_t SDL_ecc_aggrSetEccRamNIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, uint32_t numEvents);
1046 
1072 int32_t SDL_ecc_aggrClrEccRamIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc);
1073 
1100 int32_t SDL_ecc_aggrClrEccRamNIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, uint32_t numEvents);
1101 
1132 int32_t SDL_ecc_aggrIsEDCInterconnectIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, bool *pIsPend);
1133 
1163  uint32_t ramId,
1164  SDL_Ecc_AggrIntrSrc intrSrc,
1166  uint32_t numEvents);
1167 
1197  uint32_t ramId,
1198  SDL_Ecc_AggrIntrSrc intrSrc,
1200  uint32_t numEvents);
1201 
1233 int32_t SDL_ecc_aggrIsIntrPending(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, bool *pIsPend);
1234 
1258 int32_t SDL_ecc_aggrIsAnyIntrPending(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, bool *pIsPend);
1259 
1285 int32_t SDL_ecc_aggrEnableIntr(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc);
1286 
1312 int32_t SDL_ecc_aggrDisableIntr(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc);
1313 
1337 int32_t SDL_ecc_aggrEnableAllIntr(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId);
1338 
1362 int32_t SDL_ecc_aggrDisableAllIntr(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId);
1363 
1388 int32_t SDL_ecc_aggrEnableIntrs(const SDL_ecc_aggrRegs *pEccAggrRegs, SDL_Ecc_AggrIntrSrc intrSrc);
1389 
1414 int32_t SDL_ecc_aggrDisableIntrs(const SDL_ecc_aggrRegs *pEccAggrRegs, SDL_Ecc_AggrIntrSrc intrSrc);
1415 
1438 int32_t SDL_ecc_aggrEnableAllIntrs(const SDL_ecc_aggrRegs *pEccAggrRegs);
1439 
1462 int32_t SDL_ecc_aggrDisableAllIntrs(const SDL_ecc_aggrRegs *pEccAggrRegs);
1463 
1487 int32_t SDL_ecc_aggrReadStaticRegs(SDL_ecc_aggrRegs *pEccAggrRegs, SDL_ECC_staticRegs *pEccAggrStaticRegs);
1488 
1512 int32_t SDL_ecc_aggrIntrEnableCtrl(SDL_ecc_aggrRegs *pEccAggrRegs, const SDL_ecc_aggrEnableCtrl *pEnableCtrl);
1513 
1514 
1539 int32_t SDL_ecc_aggrIntrStatusCtrl(SDL_ecc_aggrRegs *pEccAggrRegs, const SDL_ecc_aggrStatusCtrl *pStatusCtrl);
1540 
1566 int32_t SDL_ecc_aggrIntrGetStatus(const SDL_ecc_aggrRegs *pEccAggrRegs, SDL_ecc_aggrStatusCtrl *pStatusCtrl);
1567 
1568 
1571 #ifdef __cplusplus
1572 }
1573 #endif
1574 
1575 #endif
bool writebackPend
Definition: sdl_ip_ecc.h:240
uint32_t injectSingleBitErrorCount
Definition: sdl_ip_ecc.h:300
int32_t SDL_ecc_aggrIsIntrPending(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, bool *pIsPend)
This structure contains error status information returned by the SDL_ecc_aggrGetEDCInterconnectErrorS...
Definition: sdl_ip_ecc.h:289
uint32_t doubleBitErrorCount
Definition: sdl_ip_ecc.h:298
SDL_Ecc_AggrIntrSrc intrSrc
Definition: sdl_ip_ecc.h:263
uint32_t ECC_CTRL
Definition: sdl_ip_ecc.h:352
int32_t SDL_ecc_aggrSetEccRamNIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, uint32_t numEvents)
uint32_t eccBit2
Definition: sdl_ip_ecc.h:273
int32_t SDL_ecc_aggrIntrStatusCtrl(SDL_ecc_aggrRegs *pEccAggrRegs, const SDL_ecc_aggrStatusCtrl *pStatusCtrl)
uint32_t SDL_Ecc_AggrEDCErrorSubType
This enumerator defines the types of possible EDC errors.
Definition: sdl_ip_ecc.h:187
int32_t SDL_ecc_aggrClrEccRamNIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, uint32_t numEvents)
int32_t SDL_ecc_aggrVerifyConfigEccRam(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, bool bEnable, bool bEccCheck, bool bEnableRMW)
int32_t SDL_ecc_aggrGetNumRams(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t *pNumRams)
SDL_ecc_aggrValid validCfg
Definition: sdl_ip_ecc.h:317
int32_t SDL_ecc_aggrWriteEDCInterconnectReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t regOffset, uint32_t val)
uint32_t ECC_ERR_CTRL1
Definition: sdl_ip_ecc.h:354
uint32_t parityCnt
Definition: sdl_ip_ecc.h:334
uint32_t ECC_ERR_CTRL2
Definition: sdl_ip_ecc.h:356
int32_t SDL_ecc_aggrReadStaticRegs(SDL_ecc_aggrRegs *pEccAggrRegs, SDL_ECC_staticRegs *pEccAggrStaticRegs)
int32_t SDL_ecc_aggrReadEccRamErrCtrlReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t instSelect, uint32_t *pRegVal)
uint32_t parityErrorCount
Definition: sdl_ip_ecc.h:242
int32_t SDL_ecc_aggrReadEccRamErrStatReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t instSelect, uint32_t *pRegVal)
bool intrStatusSetTimeoutErr
Definition: sdl_ip_ecc.h:328
int32_t SDL_ecc_aggrDisableAllIntrs(const SDL_ecc_aggrRegs *pEccAggrRegs)
int32_t SDL_ecc_aggrGetRevision(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t *pRev)
SDL_Ecc_AggrIntrSrc intrSrc
Definition: sdl_ip_ecc.h:211
int32_t SDL_ecc_aggrDisableAllIntr(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId)
int32_t SDL_ecc_aggrSetEccRamIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc)
int32_t SDL_ecc_aggrIsEDCInterconnectIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, bool *pIsPend)
This structure contains the static register group for Ecc aggregator used by the SDL_ecc_aggrReadStat...
Definition: sdl_ip_ecc.h:348
int32_t SDL_ecc_aggrReadEDCInterconnectReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t regOffset, uint32_t *pRegVal)
int32_t SDL_ecc_aggrWriteEccRamCtrlReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t val)
int32_t SDL_ecc_aggrIsAnyIntrPending(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, bool *pIsPend)
int32_t SDL_ecc_aggrForceEDCInterconnectError(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, const SDL_Ecc_AggrEDCInterconnectErrorInfo *pEccForceError)
uint32_t eccBit1
Definition: sdl_ip_ecc.h:246
int32_t SDL_ecc_aggrEnableIntr(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc)
int32_t SDL_ecc_aggrGetEccRamErrorStatus(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrEccRamErrorStatusInfo *pEccErrorStatus)
int32_t SDL_ecc_aggrWriteEccRamErrStatReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t instSelect, uint32_t val)
bool bOneShotMode
Definition: sdl_ip_ecc.h:219
int32_t SDL_ecc_aggrWriteEccRamErrCtrlReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t instSelect, uint32_t val)
uint32_t eccRow
Definition: sdl_ip_ecc.h:213
uint32_t eccBit2
Definition: sdl_ip_ecc.h:217
SDL_ecc_aggrValid validCfg
Definition: sdl_ip_ecc.h:336
int32_t SDL_ecc_aggrReadEccRamWrapRevReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t *pRegVal)
uint8_t SDL_ecc_aggrValid
This defines the valid ecc aggr error configuration.
Definition: sdl_ip_ecc.h:157
int32_t SDL_ecc_aggrClrEccRamIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc)
int32_t SDL_ecc_aggrClrEDCInterconnectNIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, SDL_Ecc_AggrEDCErrorSubType subType, uint32_t numEvents)
uint32_t eccGroup
Definition: sdl_ip_ecc.h:292
uint32_t eccBit1
Definition: sdl_ip_ecc.h:215
int32_t SDL_ecc_aggrIntrGetStatus(const SDL_ecc_aggrRegs *pEccAggrRegs, SDL_ecc_aggrStatusCtrl *pStatusCtrl)
int32_t SDL_ecc_aggrWriteEccRamReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t regOffset, uint32_t val)
uint32_t injectDoubleBitErrorCount
Definition: sdl_ip_ecc.h:302
int32_t SDL_ecc_aggrEnableIntrs(const SDL_ecc_aggrRegs *pEccAggrRegs, SDL_Ecc_AggrIntrSrc intrSrc)
int32_t SDL_ecc_aggrGetEDCInterconnectErrorStatus(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrEDCInterconnectErrorStatusInfo *pEccErrorStatus)
uint32_t singleBitErrorCount
Definition: sdl_ip_ecc.h:248
uint32_t doubleBitErrorCount
Definition: sdl_ip_ecc.h:250
int32_t SDL_ecc_aggrIsEccRamIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, bool *pIsPend)
uint32_t eccPattern
Definition: sdl_ip_ecc.h:277
This structure contains error forcing information used by the SDL_ecc_aggrForceEDCInterconnectError f...
Definition: sdl_ip_ecc.h:260
int32_t SDL_ecc_aggrDisableIntr(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc)
bool controlRegErr
Definition: sdl_ip_ecc.h:234
bool intrEnableParityErr
Definition: sdl_ip_ecc.h:315
bool successiveSingleBitErr
Definition: sdl_ip_ecc.h:236
uint32_t REV
Definition: sdl_ip_ecc.h:350
This structure contains error forcing information used by the SDL_ecc_aggrForceEccRamError function...
Definition: sdl_ip_ecc.h:208
int32_t SDL_ecc_aggrAckIntr(SDL_ecc_aggrRegs *pEccAggrRegs, SDL_Ecc_AggrIntrSrc intrSrc)
int32_t SDL_ecc_aggrReadEccRamCtrlReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t *pRegVal)
This structure contains error status information returned by the SDL_ecc_aggrGetEccRamGetErrorStatus ...
Definition: sdl_ip_ecc.h:231
bool intrEnableTimeoutErr
Definition: sdl_ip_ecc.h:313
bool bNextBit
Definition: sdl_ip_ecc.h:275
int32_t SDL_ecc_aggrReadEccRamReg(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, uint32_t regOffset, uint32_t *pRegVal)
uint32_t timeOutCnt
Definition: sdl_ip_ecc.h:332
Definition: sdlr_ecc.h:53
uint32_t eccBit1
Definition: sdl_ip_ecc.h:271
int32_t SDL_ecc_aggrDisableIntrs(const SDL_ecc_aggrRegs *pEccAggrRegs, SDL_Ecc_AggrIntrSrc intrSrc)
int32_t SDL_ecc_aggrEnableAllIntrs(const SDL_ecc_aggrRegs *pEccAggrRegs)
uint32_t SDL_Ecc_AggrIntrSrc
This enumerator defines the types of possible ECC errors.
Definition: sdl_ip_ecc.h:106
uint32_t SDL_Ecc_injectPattern
This enumerator defines the types of ECC patterns.
Definition: sdl_ip_ecc.h:169
int32_t SDL_ecc_aggrForceEccRamError(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, const SDL_Ecc_AggrErrorInfo *pEccForceError)
This structure contains the ECC aggr enable error config.
Definition: sdl_ip_ecc.h:311
bool sVBUSTimeoutErr
Definition: sdl_ip_ecc.h:238
uint32_t eccBit1
Definition: sdl_ip_ecc.h:294
uint32_t singleBitErrorCount
Definition: sdl_ip_ecc.h:296
int32_t SDL_ecc_aggrSetEDCInterconnectNIntrPending(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, SDL_Ecc_AggrIntrSrc intrSrc, SDL_Ecc_AggrEDCErrorSubType subType, uint32_t numEvents)
uint32_t eccGroup
Definition: sdl_ip_ecc.h:269
bool intrStatusSetParityErr
Definition: sdl_ip_ecc.h:330
#define SDL_ECC_AGGR_NUM_ENABLE_REGISTERS
This defines the number of enable registers.
Definition: sdl_ip_ecc.h:149
int32_t SDL_ecc_aggrConfigEDCInterconnect(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, bool bEccCheck)
This structure contains the ECC aggr status config.
Definition: sdl_ip_ecc.h:326
int32_t SDL_ecc_aggrVerifyConfigEDCInterconnect(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, bool bEccCheck)
int32_t SDL_ecc_aggrEnableAllIntr(const SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId)
uint32_t eccRow
Definition: sdl_ip_ecc.h:244
int32_t SDL_ecc_aggrConfigEccRam(SDL_ecc_aggrRegs *pEccAggrRegs, uint32_t ramId, bool bEnable, bool bEccCheck, bool bEnableRMW)
int32_t SDL_ecc_aggrIntrEnableCtrl(SDL_ecc_aggrRegs *pEccAggrRegs, const SDL_ecc_aggrEnableCtrl *pEnableCtrl)
bool bNextRow
Definition: sdl_ip_ecc.h:221