Benchmark | Cycles | (1) |
Interrupt Latency | 82 | (2) |
Hwi_restore() | 1 | |
Hwi_disable() | 4 | |
Hwi dispatcher prolog | 87 | |
Hwi dispatcher epilog | 190 | |
Hwi dispatcher() | 267 | |
Hardware Interrupt to Blocked Task | 426 | |
Hardware Interrupt to Software Interrupt | 295 | |
Swi_enable() | 59 | |
Swi_disable() | 9 | |
Post Software Interrupt Again | 28 | |
Post Software Interrupt without Context Switch | 85 | |
Post Software Interrupt with Context Switch | 169 | |
Create a New Task without Context Switch | 1577 | |
Set a Task Priority without a Context Switch | 134 | |
Task_yield | 157 | |
Post Semaphore, No Waiting Task | 43 | |
Post Semaphore No Task Switch | 152 | |
Post Semaphore with Task Switch | 200 | |
Pend on Semaphore, No Context Switch | 55 | |
Pend on Semaphore with Task Switch | 203 | |
Clock_getTicks | 8 |
(1) The benchmark application was built using BIOS.LibType_Custom with the following BIOS.customCCOpts settings: "--endian=little -mv7M3 --abi=eabi -ms --opt_for_speed=2 --program_level_compile -o3".
Timings were obtained using the Tiva Launchpad TM4C123GH6PM board running at 40MHz.
(2) The M3 target also supports zero latency interrupts. See ti.sysbios.family.arm.m3.Hwi cdocs for details.